Updater: Write functional ram code loader
Updater RAM Code ---------------- * Ack running watchdog every 250 ms * Blink green LED every 250 ms Firmware -------- * Add RAM code loader * Reorganize initialization * Add update command to shell
This commit is contained in:
		@@ -50,6 +50,7 @@ CFILES += stm-periph/crc-unit.c
 | 
			
		||||
CFILES += safety/safety-adc.c safety/safety-controller.c safety/watchdog.c safety/fault.c safety/safety-memory.c safety/stack-check.c
 | 
			
		||||
CFILES += hw-version-detect.c
 | 
			
		||||
CFILES += config-parser/config-parser.c
 | 
			
		||||
CFILES += updater/updater.c
 | 
			
		||||
INCLUDEPATH += -Iconfig-parser/include
 | 
			
		||||
 | 
			
		||||
CFILES += base64-lib/src/base64-lib.c
 | 
			
		||||
@@ -125,14 +126,13 @@ debug:
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#Linking
 | 
			
		||||
$(target).elf: $(OBJ) $(ASOBJ) $(LINKER_SCRIPT) updater/ram-code/updater-ram-code.bin.c
 | 
			
		||||
$(target).elf: $(OBJ) $(ASOBJ) $(LINKER_SCRIPT)
 | 
			
		||||
	@echo [LD] $@
 | 
			
		||||
	$(QUIET)$(CC) $(LFLAGS) $(LIBRARYPATH) -o $@ $(OBJ) $(ASOBJ) $(LIBRARIES)
 | 
			
		||||
	$(QUIET)$(SIZE) $@
 | 
			
		||||
	@echo "Built Version $(GIT_VER)"
 | 
			
		||||
 | 
			
		||||
updater/ram-code/updater-ram-code.bin.c:
 | 
			
		||||
	$(QUIET)$(MAKE) -C updater/ram-code updater-ram-code.bin.c
 | 
			
		||||
$(OBJDIR)/updater/updater.c.o: updater/ram-code/updater-ram-code.bin.h
 | 
			
		||||
 | 
			
		||||
#Compiling
 | 
			
		||||
$(OBJ):
 | 
			
		||||
@@ -147,7 +147,10 @@ $(ASOBJ):
 | 
			
		||||
	$(QUIET)$(CC) $(CFLAGS) -MMD -MT $@ $(INCLUDEPATH) $(DEFINES) -o $@ $(@:$(OBJDIR)/%.S.o=%.S)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
.PHONY: qtproject-legacy qtproject qtproject-debug clean mrproper objcopy disassemble program program-debug
 | 
			
		||||
.PHONY: qtproject-legacy qtproject qtproject-debug clean mrproper objcopy disassemble program program-debug updater/ram-code/updater-ram-code.bin.h
 | 
			
		||||
 | 
			
		||||
updater/ram-code/updater-ram-code.bin.h:
 | 
			
		||||
	$(QUIET)$(MAKE) -C updater/ram-code updater-ram-code.bin.h
 | 
			
		||||
 | 
			
		||||
program-debug:
 | 
			
		||||
	$(QUIET)$(MAKE) DEBUGBUILD=true program
 | 
			
		||||
 
 | 
			
		||||
							
								
								
									
										31
									
								
								stm-firmware/include/reflow-controller/updater/updater.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										31
									
								
								stm-firmware/include/reflow-controller/updater/updater.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,31 @@
 | 
			
		||||
/* Reflow Oven Controller
 | 
			
		||||
*
 | 
			
		||||
* Copyright (C) 2020  Mario Hüttel <mario.huettel@gmx.net>
 | 
			
		||||
*
 | 
			
		||||
* This file is part of the Reflow Oven Controller Project.
 | 
			
		||||
*
 | 
			
		||||
* The reflow oven controller is free software: you can redistribute it and/or modify
 | 
			
		||||
* it under the terms of the GNU General Public License version 2 as
 | 
			
		||||
* published by the Free Software Foundation.
 | 
			
		||||
*
 | 
			
		||||
* The Reflow Oven Control Firmware is distributed in the hope that it will be useful,
 | 
			
		||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
			
		||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
 | 
			
		||||
* GNU General Public License for more details.
 | 
			
		||||
*
 | 
			
		||||
* You should have received a copy of the GNU General Public License
 | 
			
		||||
* along with the reflow oven controller project.
 | 
			
		||||
* If not, see <http://www.gnu.org/licenses/>.
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#ifndef __UPDATER_UPDATER_H__
 | 
			
		||||
#define __UPDATER_UPDATER_H__
 | 
			
		||||
 | 
			
		||||
#define UPDATER_RAM_CODE_BASE_ADDRESS (0x20000000UL)
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
 * @brief Start the RAM Code of the updater. This function will never return!
 | 
			
		||||
 */
 | 
			
		||||
void __attribute__((noreturn)) start_updater(void);
 | 
			
		||||
 | 
			
		||||
#endif /* __UPDATER_UPDATER_H__ */
 | 
			
		||||
@@ -43,6 +43,9 @@
 | 
			
		||||
#include <reflow-controller/ui/gui.h>
 | 
			
		||||
#include <reflow-controller/safety/safety-controller.h>
 | 
			
		||||
#include <reflow-controller/settings/settings.h>
 | 
			
		||||
#include <reflow-controller/safety/safety-memory.h>
 | 
			
		||||
#include <reflow-controller/safety/fault.h>
 | 
			
		||||
#include <reflow-controller/updater/updater.h>
 | 
			
		||||
 | 
			
		||||
static void setup_nvic_priorities(void)
 | 
			
		||||
{
 | 
			
		||||
@@ -142,9 +145,32 @@ static bool mount_sd_card_if_avail(bool mounted)
 | 
			
		||||
	return mounted;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static inline void handle_boot_status(void)
 | 
			
		||||
{
 | 
			
		||||
	struct safety_memory_boot_status status;
 | 
			
		||||
	int res;
 | 
			
		||||
 | 
			
		||||
	res = safety_memory_get_boot_status(&status);
 | 
			
		||||
	if (res != 0)
 | 
			
		||||
		panic_mode();
 | 
			
		||||
	if (status.reboot_to_bootloader) {
 | 
			
		||||
		status.reboot_to_bootloader = 0UL;
 | 
			
		||||
		safety_memory_set_boot_status(&status);
 | 
			
		||||
 | 
			
		||||
		led_set(0, 1);
 | 
			
		||||
		led_set(1, 1);
 | 
			
		||||
 | 
			
		||||
		start_updater();
 | 
			
		||||
	}
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static inline void setup_system(void)
 | 
			
		||||
{
 | 
			
		||||
	setup_nvic_priorities();
 | 
			
		||||
 | 
			
		||||
	/* Init safety controller and safety memory */
 | 
			
		||||
	safety_controller_init();
 | 
			
		||||
 | 
			
		||||
	systick_setup();
 | 
			
		||||
	oven_driver_init();
 | 
			
		||||
	digio_setup_default_all();
 | 
			
		||||
@@ -152,8 +178,10 @@ static inline void setup_system(void)
 | 
			
		||||
	loudspeaker_setup();
 | 
			
		||||
	gui_init();
 | 
			
		||||
	uart_gpio_config();
 | 
			
		||||
 | 
			
		||||
	handle_boot_status();
 | 
			
		||||
 | 
			
		||||
	setup_shell_uart(&shell_uart);
 | 
			
		||||
	safety_controller_init();
 | 
			
		||||
	adc_pt1000_setup_meas();
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 
 | 
			
		||||
@@ -676,6 +676,22 @@ shellmatta_retCode_t shell_cmd_reset_cal(const shellmatta_handle_t handle, const
 | 
			
		||||
	return SHELLMATTA_OK;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
shellmatta_retCode_t shell_cmd_update(const shellmatta_handle_t handle, const char *arguments, uint32_t length)
 | 
			
		||||
{
 | 
			
		||||
	(void)handle;
 | 
			
		||||
	(void)arguments;
 | 
			
		||||
	(void)length;
 | 
			
		||||
	struct safety_memory_boot_status status;
 | 
			
		||||
 | 
			
		||||
	safety_memory_get_boot_status(&status);
 | 
			
		||||
	status.reboot_to_bootloader = 0xFFFFFFFFUL;
 | 
			
		||||
	safety_memory_set_boot_status(&status);
 | 
			
		||||
 | 
			
		||||
	NVIC_SystemReset();
 | 
			
		||||
 | 
			
		||||
	return SHELLMATTA_OK;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
//typedef struct shellmatta_cmd
 | 
			
		||||
//{
 | 
			
		||||
//    char                    *cmd;       /**< command name                           */
 | 
			
		||||
@@ -685,7 +701,7 @@ shellmatta_retCode_t shell_cmd_reset_cal(const shellmatta_handle_t handle, const
 | 
			
		||||
//    shellmatta_cmdFct_t     cmdFct;     /**< pointer to the cmd callack function    */
 | 
			
		||||
//    struct shellmatta_cmd   *next;      /**< pointer to next command or NULL        */
 | 
			
		||||
//} shellmatta_cmd_t;
 | 
			
		||||
static shellmatta_cmd_t cmd[19] = {
 | 
			
		||||
static shellmatta_cmd_t cmd[20] = {
 | 
			
		||||
	{
 | 
			
		||||
		.cmd = "version",
 | 
			
		||||
		.cmdAlias = "ver",
 | 
			
		||||
@@ -836,7 +852,16 @@ static shellmatta_cmd_t cmd[19] = {
 | 
			
		||||
		.helpText = "Reset Calibration",
 | 
			
		||||
		.usageText = "",
 | 
			
		||||
		.cmdFct = shell_cmd_reset_cal,
 | 
			
		||||
		.next = &cmd[19],
 | 
			
		||||
	},
 | 
			
		||||
	{
 | 
			
		||||
		.cmd = "update",
 | 
			
		||||
		.cmdAlias = NULL,
 | 
			
		||||
		.helpText = "Update Firmware",
 | 
			
		||||
		.usageText = "",
 | 
			
		||||
		.cmdFct = shell_cmd_update,
 | 
			
		||||
		.next = NULL,
 | 
			
		||||
 | 
			
		||||
	}
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
 
 | 
			
		||||
@@ -16,14 +16,14 @@ QUIET=
 | 
			
		||||
endif
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
DEFINES =
 | 
			
		||||
INCLUDEPATH = 
 | 
			
		||||
DEFINES = -DSTM32F407xx -DSTM32F4XX -DHSE_VALUE=8000000UL
 | 
			
		||||
INCLUDEPATH = -Iinclude
 | 
			
		||||
 | 
			
		||||
LFLAGS = -mlittle-endian -mthumb -mcpu=cortex-m4 -mthumb-interwork
 | 
			
		||||
LFLAGS += -mfloat-abi=hard -mfpu=fpv4-sp-d16 --disable-newlib-supplied-syscalls -nostartfiles
 | 
			
		||||
LFLAGS += -T$(LINKER_SCRIPT) -Wl,-Map=$(MAPFILE).map -Wl,--print-memory-usage
 | 
			
		||||
LFLAGS += -T$(LINKER_SCRIPT) -Wl,-Map=$(MAPFILE).map -Wl,--print-memory-usage -g3
 | 
			
		||||
 | 
			
		||||
CFLAGS = -c -mlittle-endian -mthumb -mcpu=cortex-m4 -mthumb-interwork -O0
 | 
			
		||||
CFLAGS = -c -mlittle-endian -mthumb -mcpu=cortex-m4 -mthumb-interwork -Os -g3
 | 
			
		||||
CFLAGS += -mfloat-abi=hard -mfpu=fpv4-sp-d16 -nostartfiles
 | 
			
		||||
CFLAGS += -Wall -Wextra -Wold-style-declaration -Wuninitialized -Wmaybe-uninitialized -Wunused-parameter -Wimplicit-fallthrough=3 -Wsign-compare
 | 
			
		||||
 | 
			
		||||
@@ -33,8 +33,8 @@ default: $(RAM_CODE_TARGET).bin.c
 | 
			
		||||
 | 
			
		||||
all: $(RAM_CODE_TARGET).bin.c
 | 
			
		||||
 | 
			
		||||
%.bin.c: %.bin
 | 
			
		||||
	@echo "[BIN2C] $@"
 | 
			
		||||
%.bin.h: %.bin
 | 
			
		||||
	@echo "[BIN2H] $@"
 | 
			
		||||
	$(QUIET)python bin2carray.py $@ $^
 | 
			
		||||
 | 
			
		||||
$(RAM_CODE_TARGET).bin: $(RAM_CODE_TARGET).elf
 | 
			
		||||
 
 | 
			
		||||
@@ -18,6 +18,9 @@ with open(source_file, "rb") as src:
 | 
			
		||||
	data = src.read()
 | 
			
		||||
 | 
			
		||||
with open(dest_file, "w") as dest:
 | 
			
		||||
	header_guard = "__" + dest_file.replace('.', '_').replace('-', '_') + "_H__"
 | 
			
		||||
	dest.write("#ifndef %s\n" % (header_guard))
 | 
			
		||||
	dest.write("#define %s\n" % (header_guard))
 | 
			
		||||
	dest.write("static const char binary_blob[%d] = {\n" % (len(data)))
 | 
			
		||||
	for current,idx in zip(data, range(len(data))):
 | 
			
		||||
		if ((idx+1) % 4 == 0):
 | 
			
		||||
@@ -26,5 +29,6 @@ with open(dest_file, "w") as dest:
 | 
			
		||||
			dest.write(hex(current)+",")
 | 
			
		||||
 | 
			
		||||
	dest.write("};\n")
 | 
			
		||||
	dest.write("#endif /* %s */\n" % (header_guard))
 | 
			
		||||
 | 
			
		||||
sys.exit(0)
 | 
			
		||||
 
 | 
			
		||||
							
								
								
									
										1757
									
								
								stm-firmware/updater/ram-code/include/cmsis/core_cm4.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										1757
									
								
								stm-firmware/updater/ram-code/include/cmsis/core_cm4.h
									
									
									
									
									
										Normal file
									
								
							
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
							
								
								
									
										649
									
								
								stm-firmware/updater/ram-code/include/cmsis/core_cm4_simd.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										649
									
								
								stm-firmware/updater/ram-code/include/cmsis/core_cm4_simd.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,649 @@
 | 
			
		||||
/**************************************************************************//**
 | 
			
		||||
 * @file     core_cm4_simd.h
 | 
			
		||||
 * @brief    CMSIS Cortex-M4 SIMD Header File
 | 
			
		||||
 * @version  V3.01
 | 
			
		||||
 * @date     06. March 2012
 | 
			
		||||
 *
 | 
			
		||||
 * @note
 | 
			
		||||
 * Copyright (C) 2010-2012 ARM Limited. All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * ARM Limited (ARM) is supplying this software for use with Cortex-M
 | 
			
		||||
 * processor based microcontrollers.  This file can be freely distributed
 | 
			
		||||
 * within development tools that are supporting such ARM based processors.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * THIS SOFTWARE IS PROVIDED "AS IS".  NO WARRANTIES, WHETHER EXPRESS, IMPLIED
 | 
			
		||||
 * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
 | 
			
		||||
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
 | 
			
		||||
 * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
 | 
			
		||||
 * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************/
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
 extern "C" {
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#ifndef __CORE_CM4_SIMD_H
 | 
			
		||||
#define __CORE_CM4_SIMD_H
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*******************************************************************************
 | 
			
		||||
 *                Hardware Abstraction Layer
 | 
			
		||||
 ******************************************************************************/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* ###################  Compiler specific Intrinsics  ########################### */
 | 
			
		||||
/** \defgroup CMSIS_SIMD_intrinsics CMSIS SIMD Intrinsics
 | 
			
		||||
  Access to dedicated SIMD instructions
 | 
			
		||||
  @{
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#if   defined ( __CC_ARM ) /*------------------RealView Compiler -----------------*/
 | 
			
		||||
/* ARM armcc specific functions */
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
#define __SADD8                           __sadd8
 | 
			
		||||
#define __QADD8                           __qadd8
 | 
			
		||||
#define __SHADD8                          __shadd8
 | 
			
		||||
#define __UADD8                           __uadd8
 | 
			
		||||
#define __UQADD8                          __uqadd8
 | 
			
		||||
#define __UHADD8                          __uhadd8
 | 
			
		||||
#define __SSUB8                           __ssub8
 | 
			
		||||
#define __QSUB8                           __qsub8
 | 
			
		||||
#define __SHSUB8                          __shsub8
 | 
			
		||||
#define __USUB8                           __usub8
 | 
			
		||||
#define __UQSUB8                          __uqsub8
 | 
			
		||||
#define __UHSUB8                          __uhsub8
 | 
			
		||||
#define __SADD16                          __sadd16
 | 
			
		||||
#define __QADD16                          __qadd16
 | 
			
		||||
#define __SHADD16                         __shadd16
 | 
			
		||||
#define __UADD16                          __uadd16
 | 
			
		||||
#define __UQADD16                         __uqadd16
 | 
			
		||||
#define __UHADD16                         __uhadd16
 | 
			
		||||
#define __SSUB16                          __ssub16
 | 
			
		||||
#define __QSUB16                          __qsub16
 | 
			
		||||
#define __SHSUB16                         __shsub16
 | 
			
		||||
#define __USUB16                          __usub16
 | 
			
		||||
#define __UQSUB16                         __uqsub16
 | 
			
		||||
#define __UHSUB16                         __uhsub16
 | 
			
		||||
#define __SASX                            __sasx
 | 
			
		||||
#define __QASX                            __qasx
 | 
			
		||||
#define __SHASX                           __shasx
 | 
			
		||||
#define __UASX                            __uasx
 | 
			
		||||
#define __UQASX                           __uqasx
 | 
			
		||||
#define __UHASX                           __uhasx
 | 
			
		||||
#define __SSAX                            __ssax
 | 
			
		||||
#define __QSAX                            __qsax
 | 
			
		||||
#define __SHSAX                           __shsax
 | 
			
		||||
#define __USAX                            __usax
 | 
			
		||||
#define __UQSAX                           __uqsax
 | 
			
		||||
#define __UHSAX                           __uhsax
 | 
			
		||||
#define __USAD8                           __usad8
 | 
			
		||||
#define __USADA8                          __usada8
 | 
			
		||||
#define __SSAT16                          __ssat16
 | 
			
		||||
#define __USAT16                          __usat16
 | 
			
		||||
#define __UXTB16                          __uxtb16
 | 
			
		||||
#define __UXTAB16                         __uxtab16
 | 
			
		||||
#define __SXTB16                          __sxtb16
 | 
			
		||||
#define __SXTAB16                         __sxtab16
 | 
			
		||||
#define __SMUAD                           __smuad
 | 
			
		||||
#define __SMUADX                          __smuadx
 | 
			
		||||
#define __SMLAD                           __smlad
 | 
			
		||||
#define __SMLADX                          __smladx
 | 
			
		||||
#define __SMLALD                          __smlald
 | 
			
		||||
#define __SMLALDX                         __smlaldx
 | 
			
		||||
#define __SMUSD                           __smusd
 | 
			
		||||
#define __SMUSDX                          __smusdx
 | 
			
		||||
#define __SMLSD                           __smlsd
 | 
			
		||||
#define __SMLSDX                          __smlsdx
 | 
			
		||||
#define __SMLSLD                          __smlsld
 | 
			
		||||
#define __SMLSLDX                         __smlsldx
 | 
			
		||||
#define __SEL                             __sel
 | 
			
		||||
#define __QADD                            __qadd
 | 
			
		||||
#define __QSUB                            __qsub
 | 
			
		||||
 | 
			
		||||
#define __PKHBT(ARG1,ARG2,ARG3)          ( ((((uint32_t)(ARG1))          ) & 0x0000FFFFUL) |  \
 | 
			
		||||
                                           ((((uint32_t)(ARG2)) << (ARG3)) & 0xFFFF0000UL)  )
 | 
			
		||||
 | 
			
		||||
#define __PKHTB(ARG1,ARG2,ARG3)          ( ((((uint32_t)(ARG1))          ) & 0xFFFF0000UL) |  \
 | 
			
		||||
                                           ((((uint32_t)(ARG2)) >> (ARG3)) & 0x0000FFFFUL)  )
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __ICCARM__ ) /*------------------ ICC Compiler -------------------*/
 | 
			
		||||
/* IAR iccarm specific functions */
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
#include <cmsis_iar.h>
 | 
			
		||||
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TMS470__ ) /*---------------- TI CCS Compiler ------------------*/
 | 
			
		||||
/* TI CCS specific functions */
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
#include <cmsis_ccs.h>
 | 
			
		||||
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __GNUC__ ) /*------------------ GNU Compiler ---------------------*/
 | 
			
		||||
/* GNU gcc specific functions */
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("ssub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("ssub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("ssax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USAD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usad8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USADA8(uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usada8 %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#define __SSAT16(ARG1,ARG2) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1); \
 | 
			
		||||
  __ASM ("ssat16 %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
#define __USAT16(ARG1,ARG2) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1); \
 | 
			
		||||
  __ASM ("usat16 %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UXTB16(uint32_t op1)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uxtb16 %0, %1" : "=r" (result) : "r" (op1));
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UXTAB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SXTB16(uint32_t op1)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sxtb16 %0, %1" : "=r" (result) : "r" (op1));
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SXTAB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMUAD  (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smuad %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMUADX (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smuadx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMLAD (uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smlad %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMLADX (uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smladx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#define __SMLALD(ARG1,ARG2,ARG3) \
 | 
			
		||||
({ \
 | 
			
		||||
  uint32_t __ARG1 = (ARG1), __ARG2 = (ARG2), __ARG3_H = (uint32_t)((uint64_t)(ARG3) >> 32), __ARG3_L = (uint32_t)((uint64_t)(ARG3) & 0xFFFFFFFFUL); \
 | 
			
		||||
  __ASM volatile ("smlald %0, %1, %2, %3" : "=r" (__ARG3_L), "=r" (__ARG3_H) : "r" (__ARG1), "r" (__ARG2), "0" (__ARG3_L), "1" (__ARG3_H) ); \
 | 
			
		||||
  (uint64_t)(((uint64_t)__ARG3_H << 32) | __ARG3_L); \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
#define __SMLALDX(ARG1,ARG2,ARG3) \
 | 
			
		||||
({ \
 | 
			
		||||
  uint32_t __ARG1 = (ARG1), __ARG2 = (ARG2), __ARG3_H = (uint32_t)((uint64_t)(ARG3) >> 32), __ARG3_L = (uint32_t)((uint64_t)(ARG3) & 0xFFFFFFFFUL); \
 | 
			
		||||
  __ASM volatile ("smlaldx %0, %1, %2, %3" : "=r" (__ARG3_L), "=r" (__ARG3_H) : "r" (__ARG1), "r" (__ARG2), "0" (__ARG3_L), "1" (__ARG3_H) ); \
 | 
			
		||||
  (uint64_t)(((uint64_t)__ARG3_H << 32) | __ARG3_L); \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMUSD  (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smusd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMUSDX (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smusdx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMLSD (uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smlsd %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMLSDX (uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smlsdx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#define __SMLSLD(ARG1,ARG2,ARG3) \
 | 
			
		||||
({ \
 | 
			
		||||
  uint32_t __ARG1 = (ARG1), __ARG2 = (ARG2), __ARG3_H = (uint32_t)((ARG3) >> 32), __ARG3_L = (uint32_t)((ARG3) & 0xFFFFFFFFUL); \
 | 
			
		||||
  __ASM volatile ("smlsld %0, %1, %2, %3" : "=r" (__ARG3_L), "=r" (__ARG3_H) : "r" (__ARG1), "r" (__ARG2), "0" (__ARG3_L), "1" (__ARG3_H) ); \
 | 
			
		||||
  (uint64_t)(((uint64_t)__ARG3_H << 32) | __ARG3_L); \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
#define __SMLSLDX(ARG1,ARG2,ARG3) \
 | 
			
		||||
({ \
 | 
			
		||||
  uint32_t __ARG1 = (ARG1), __ARG2 = (ARG2), __ARG3_H = (uint32_t)((ARG3) >> 32), __ARG3_L = (uint32_t)((ARG3) & 0xFFFFFFFFUL); \
 | 
			
		||||
  __ASM volatile ("smlsldx %0, %1, %2, %3" : "=r" (__ARG3_L), "=r" (__ARG3_H) : "r" (__ARG1), "r" (__ARG2), "0" (__ARG3_L), "1" (__ARG3_H) ); \
 | 
			
		||||
  (uint64_t)(((uint64_t)__ARG3_H << 32) | __ARG3_L); \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SEL  (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sel %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QADD(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qadd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QSUB(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qsub %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#define __PKHBT(ARG1,ARG2,ARG3) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
 | 
			
		||||
  __ASM ("pkhbt %0, %1, %2, lsl %3" : "=r" (__RES) :  "r" (__ARG1), "r" (__ARG2), "I" (ARG3)  ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
#define __PKHTB(ARG1,ARG2,ARG3) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
 | 
			
		||||
  if (ARG3 == 0) \
 | 
			
		||||
    __ASM ("pkhtb %0, %1, %2" : "=r" (__RES) :  "r" (__ARG1), "r" (__ARG2)  ); \
 | 
			
		||||
  else \
 | 
			
		||||
    __ASM ("pkhtb %0, %1, %2, asr %3" : "=r" (__RES) :  "r" (__ARG1), "r" (__ARG2), "I" (ARG3)  ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TASKING__ ) /*------------------ TASKING Compiler --------------*/
 | 
			
		||||
/* TASKING carm specific functions */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
/* not yet supported */
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/*@} end of group CMSIS_SIMD_intrinsics */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#endif /* __CORE_CM4_SIMD_H */
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
}
 | 
			
		||||
#endif
 | 
			
		||||
							
								
								
									
										616
									
								
								stm-firmware/updater/ram-code/include/cmsis/core_cmFunc.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										616
									
								
								stm-firmware/updater/ram-code/include/cmsis/core_cmFunc.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,616 @@
 | 
			
		||||
/**************************************************************************//**
 | 
			
		||||
 * @file     core_cmFunc.h
 | 
			
		||||
 * @brief    CMSIS Cortex-M Core Function Access Header File
 | 
			
		||||
 * @version  V3.01
 | 
			
		||||
 * @date     06. March 2012
 | 
			
		||||
 *
 | 
			
		||||
 * @note
 | 
			
		||||
 * Copyright (C) 2009-2012 ARM Limited. All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * ARM Limited (ARM) is supplying this software for use with Cortex-M
 | 
			
		||||
 * processor based microcontrollers.  This file can be freely distributed
 | 
			
		||||
 * within development tools that are supporting such ARM based processors.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * THIS SOFTWARE IS PROVIDED "AS IS".  NO WARRANTIES, WHETHER EXPRESS, IMPLIED
 | 
			
		||||
 * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
 | 
			
		||||
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
 | 
			
		||||
 * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
 | 
			
		||||
 * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************/
 | 
			
		||||
 | 
			
		||||
#ifndef __CORE_CMFUNC_H
 | 
			
		||||
#define __CORE_CMFUNC_H
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* ###########################  Core Function Access  ########################### */
 | 
			
		||||
/** \ingroup  CMSIS_Core_FunctionInterface
 | 
			
		||||
    \defgroup CMSIS_Core_RegAccFunctions CMSIS Core Register Access Functions
 | 
			
		||||
  @{
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#if   defined ( __CC_ARM ) /*------------------RealView Compiler -----------------*/
 | 
			
		||||
/* ARM armcc specific functions */
 | 
			
		||||
 | 
			
		||||
#if (__ARMCC_VERSION < 400677)
 | 
			
		||||
  #error "Please use ARM Compiler Toolchain V4.0.677 or later!"
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/* intrinsic void __enable_irq();     */
 | 
			
		||||
/* intrinsic void __disable_irq();    */
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Control Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the Control Register.
 | 
			
		||||
 | 
			
		||||
    \return               Control Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_CONTROL(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regControl         __ASM("control");
 | 
			
		||||
  return(__regControl);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Control Register
 | 
			
		||||
 | 
			
		||||
    This function writes the given value to the Control Register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    control  Control Register value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_CONTROL(uint32_t control)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regControl         __ASM("control");
 | 
			
		||||
  __regControl = control;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get IPSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the IPSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               IPSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_IPSR(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regIPSR          __ASM("ipsr");
 | 
			
		||||
  return(__regIPSR);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get APSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the APSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               APSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_APSR(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regAPSR          __ASM("apsr");
 | 
			
		||||
  return(__regAPSR);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get xPSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the xPSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               xPSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_xPSR(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regXPSR          __ASM("xpsr");
 | 
			
		||||
  return(__regXPSR);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Process Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Process Stack Pointer (PSP).
 | 
			
		||||
 | 
			
		||||
    \return               PSP Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_PSP(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regProcessStackPointer  __ASM("psp");
 | 
			
		||||
  return(__regProcessStackPointer);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Process Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Process Stack Pointer (PSP).
 | 
			
		||||
 | 
			
		||||
    \param [in]    topOfProcStack  Process Stack Pointer value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_PSP(uint32_t topOfProcStack)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regProcessStackPointer  __ASM("psp");
 | 
			
		||||
  __regProcessStackPointer = topOfProcStack;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Main Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Main Stack Pointer (MSP).
 | 
			
		||||
 | 
			
		||||
    \return               MSP Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_MSP(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regMainStackPointer     __ASM("msp");
 | 
			
		||||
  return(__regMainStackPointer);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Main Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Main Stack Pointer (MSP).
 | 
			
		||||
 | 
			
		||||
    \param [in]    topOfMainStack  Main Stack Pointer value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_MSP(uint32_t topOfMainStack)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regMainStackPointer     __ASM("msp");
 | 
			
		||||
  __regMainStackPointer = topOfMainStack;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Priority Mask
 | 
			
		||||
 | 
			
		||||
    This function returns the current state of the priority mask bit from the Priority Mask Register.
 | 
			
		||||
 | 
			
		||||
    \return               Priority Mask value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_PRIMASK(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regPriMask         __ASM("primask");
 | 
			
		||||
  return(__regPriMask);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Priority Mask
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Priority Mask Register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    priMask  Priority Mask
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_PRIMASK(uint32_t priMask)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regPriMask         __ASM("primask");
 | 
			
		||||
  __regPriMask = (priMask);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M >= 0x03)
 | 
			
		||||
 | 
			
		||||
/** \brief  Enable FIQ
 | 
			
		||||
 | 
			
		||||
    This function enables FIQ interrupts by clearing the F-bit in the CPSR.
 | 
			
		||||
    Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
#define __enable_fault_irq                __enable_fiq
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Disable FIQ
 | 
			
		||||
 | 
			
		||||
    This function disables FIQ interrupts by setting the F-bit in the CPSR.
 | 
			
		||||
    Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
#define __disable_fault_irq               __disable_fiq
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Base Priority
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Base Priority register.
 | 
			
		||||
 | 
			
		||||
    \return               Base Priority register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t  __get_BASEPRI(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regBasePri         __ASM("basepri");
 | 
			
		||||
  return(__regBasePri);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Base Priority
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Base Priority register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    basePri  Base Priority value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_BASEPRI(uint32_t basePri)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regBasePri         __ASM("basepri");
 | 
			
		||||
  __regBasePri = (basePri & 0xff);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Fault Mask
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Fault Mask register.
 | 
			
		||||
 | 
			
		||||
    \return               Fault Mask register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_FAULTMASK(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regFaultMask       __ASM("faultmask");
 | 
			
		||||
  return(__regFaultMask);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Fault Mask
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Fault Mask register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    faultMask  Fault Mask value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_FAULTMASK(uint32_t faultMask)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regFaultMask       __ASM("faultmask");
 | 
			
		||||
  __regFaultMask = (faultMask & (uint32_t)1);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M >= 0x03) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M == 0x04)
 | 
			
		||||
 | 
			
		||||
/** \brief  Get FPSCR
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Floating Point Status/Control register.
 | 
			
		||||
 | 
			
		||||
    \return               Floating Point Status/Control register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_FPSCR(void)
 | 
			
		||||
{
 | 
			
		||||
#if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
  register uint32_t __regfpscr         __ASM("fpscr");
 | 
			
		||||
  return(__regfpscr);
 | 
			
		||||
#else
 | 
			
		||||
   return(0);
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set FPSCR
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Floating Point Status/Control register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    fpscr  Floating Point Status/Control value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_FPSCR(uint32_t fpscr)
 | 
			
		||||
{
 | 
			
		||||
#if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
  register uint32_t __regfpscr         __ASM("fpscr");
 | 
			
		||||
  __regfpscr = (fpscr);
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M == 0x04) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __ICCARM__ ) /*------------------ ICC Compiler -------------------*/
 | 
			
		||||
/* IAR iccarm specific functions */
 | 
			
		||||
 | 
			
		||||
#include <cmsis_iar.h>
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TMS470__ ) /*---------------- TI CCS Compiler ------------------*/
 | 
			
		||||
/* TI CCS specific functions */
 | 
			
		||||
 | 
			
		||||
#include <cmsis_ccs.h>
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __GNUC__ ) /*------------------ GNU Compiler ---------------------*/
 | 
			
		||||
/* GNU gcc specific functions */
 | 
			
		||||
 | 
			
		||||
/** \brief  Enable IRQ Interrupts
 | 
			
		||||
 | 
			
		||||
  This function enables IRQ interrupts by clearing the I-bit in the CPSR.
 | 
			
		||||
  Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __enable_irq(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("cpsie i");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Disable IRQ Interrupts
 | 
			
		||||
 | 
			
		||||
  This function disables IRQ interrupts by setting the I-bit in the CPSR.
 | 
			
		||||
  Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __disable_irq(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("cpsid i");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Control Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the Control Register.
 | 
			
		||||
 | 
			
		||||
    \return               Control Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_CONTROL(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, control" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Control Register
 | 
			
		||||
 | 
			
		||||
    This function writes the given value to the Control Register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    control  Control Register value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_CONTROL(uint32_t control)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR control, %0" : : "r" (control) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get IPSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the IPSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               IPSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_IPSR(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, ipsr" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get APSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the APSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               APSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_APSR(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, apsr" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get xPSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the xPSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               xPSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_xPSR(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, xpsr" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Process Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Process Stack Pointer (PSP).
 | 
			
		||||
 | 
			
		||||
    \return               PSP Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_PSP(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, psp\n"  : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Process Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Process Stack Pointer (PSP).
 | 
			
		||||
 | 
			
		||||
    \param [in]    topOfProcStack  Process Stack Pointer value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_PSP(uint32_t topOfProcStack)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR psp, %0\n" : : "r" (topOfProcStack) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Main Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Main Stack Pointer (MSP).
 | 
			
		||||
 | 
			
		||||
    \return               MSP Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_MSP(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, msp\n" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Main Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Main Stack Pointer (MSP).
 | 
			
		||||
 | 
			
		||||
    \param [in]    topOfMainStack  Main Stack Pointer value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_MSP(uint32_t topOfMainStack)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR msp, %0\n" : : "r" (topOfMainStack) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Priority Mask
 | 
			
		||||
 | 
			
		||||
    This function returns the current state of the priority mask bit from the Priority Mask Register.
 | 
			
		||||
 | 
			
		||||
    \return               Priority Mask value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_PRIMASK(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, primask" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Priority Mask
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Priority Mask Register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    priMask  Priority Mask
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_PRIMASK(uint32_t priMask)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR primask, %0" : : "r" (priMask) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M >= 0x03)
 | 
			
		||||
 | 
			
		||||
/** \brief  Enable FIQ
 | 
			
		||||
 | 
			
		||||
    This function enables FIQ interrupts by clearing the F-bit in the CPSR.
 | 
			
		||||
    Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __enable_fault_irq(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("cpsie f");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Disable FIQ
 | 
			
		||||
 | 
			
		||||
    This function disables FIQ interrupts by setting the F-bit in the CPSR.
 | 
			
		||||
    Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __disable_fault_irq(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("cpsid f");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Base Priority
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Base Priority register.
 | 
			
		||||
 | 
			
		||||
    \return               Base Priority register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_BASEPRI(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, basepri_max" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Base Priority
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Base Priority register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    basePri  Base Priority value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_BASEPRI(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR basepri, %0" : : "r" (value) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Fault Mask
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Fault Mask register.
 | 
			
		||||
 | 
			
		||||
    \return               Fault Mask register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_FAULTMASK(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, faultmask" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Fault Mask
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Fault Mask register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    faultMask  Fault Mask value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_FAULTMASK(uint32_t faultMask)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR faultmask, %0" : : "r" (faultMask) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M >= 0x03) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M == 0x04)
 | 
			
		||||
 | 
			
		||||
/** \brief  Get FPSCR
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Floating Point Status/Control register.
 | 
			
		||||
 | 
			
		||||
    \return               Floating Point Status/Control register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_FPSCR(void)
 | 
			
		||||
{
 | 
			
		||||
#if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("VMRS %0, fpscr" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
#else
 | 
			
		||||
   return(0);
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set FPSCR
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Floating Point Status/Control register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    fpscr  Floating Point Status/Control value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_FPSCR(uint32_t fpscr)
 | 
			
		||||
{
 | 
			
		||||
#if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
  __ASM volatile ("VMSR fpscr, %0" : : "r" (fpscr) );
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M == 0x04) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TASKING__ ) /*------------------ TASKING Compiler --------------*/
 | 
			
		||||
/* TASKING carm specific functions */
 | 
			
		||||
 | 
			
		||||
/*
 | 
			
		||||
 * The CMSIS functions have been implemented as intrinsics in the compiler.
 | 
			
		||||
 * Please use "carm -?i" to get an up to date list of all instrinsics,
 | 
			
		||||
 * Including the CMSIS ones.
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/*@} end of CMSIS_Core_RegAccFunctions */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#endif /* __CORE_CMFUNC_H */
 | 
			
		||||
							
								
								
									
										618
									
								
								stm-firmware/updater/ram-code/include/cmsis/core_cmInstr.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										618
									
								
								stm-firmware/updater/ram-code/include/cmsis/core_cmInstr.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,618 @@
 | 
			
		||||
/**************************************************************************//**
 | 
			
		||||
 * @file     core_cmInstr.h
 | 
			
		||||
 * @brief    CMSIS Cortex-M Core Instruction Access Header File
 | 
			
		||||
 * @version  V3.01
 | 
			
		||||
 * @date     06. March 2012
 | 
			
		||||
 *
 | 
			
		||||
 * @note
 | 
			
		||||
 * Copyright (C) 2009-2012 ARM Limited. All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * ARM Limited (ARM) is supplying this software for use with Cortex-M
 | 
			
		||||
 * processor based microcontrollers.  This file can be freely distributed
 | 
			
		||||
 * within development tools that are supporting such ARM based processors.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * THIS SOFTWARE IS PROVIDED "AS IS".  NO WARRANTIES, WHETHER EXPRESS, IMPLIED
 | 
			
		||||
 * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
 | 
			
		||||
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
 | 
			
		||||
 * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
 | 
			
		||||
 * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************/
 | 
			
		||||
 | 
			
		||||
#ifndef __CORE_CMINSTR_H
 | 
			
		||||
#define __CORE_CMINSTR_H
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* ##########################  Core Instruction Access  ######################### */
 | 
			
		||||
/** \defgroup CMSIS_Core_InstructionInterface CMSIS Core Instruction Interface
 | 
			
		||||
  Access to dedicated instructions
 | 
			
		||||
  @{
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#if   defined ( __CC_ARM ) /*------------------RealView Compiler -----------------*/
 | 
			
		||||
/* ARM armcc specific functions */
 | 
			
		||||
 | 
			
		||||
#if (__ARMCC_VERSION < 400677)
 | 
			
		||||
  #error "Please use ARM Compiler Toolchain V4.0.677 or later!"
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  No Operation
 | 
			
		||||
 | 
			
		||||
    No Operation does nothing. This instruction can be used for code alignment purposes.
 | 
			
		||||
 */
 | 
			
		||||
#define __NOP                             __nop
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Wait For Interrupt
 | 
			
		||||
 | 
			
		||||
    Wait For Interrupt is a hint instruction that suspends execution
 | 
			
		||||
    until one of a number of events occurs.
 | 
			
		||||
 */
 | 
			
		||||
#define __WFI                             __wfi
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Wait For Event
 | 
			
		||||
 | 
			
		||||
    Wait For Event is a hint instruction that permits the processor to enter
 | 
			
		||||
    a low-power state until one of a number of events occurs.
 | 
			
		||||
 */
 | 
			
		||||
#define __WFE                             __wfe
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Send Event
 | 
			
		||||
 | 
			
		||||
    Send Event is a hint instruction. It causes an event to be signaled to the CPU.
 | 
			
		||||
 */
 | 
			
		||||
#define __SEV                             __sev
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Instruction Synchronization Barrier
 | 
			
		||||
 | 
			
		||||
    Instruction Synchronization Barrier flushes the pipeline in the processor,
 | 
			
		||||
    so that all instructions following the ISB are fetched from cache or
 | 
			
		||||
    memory, after the instruction has been completed.
 | 
			
		||||
 */
 | 
			
		||||
#define __ISB()                           __isb(0xF)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Data Synchronization Barrier
 | 
			
		||||
 | 
			
		||||
    This function acts as a special kind of Data Memory Barrier.
 | 
			
		||||
    It completes when all explicit memory accesses before this instruction complete.
 | 
			
		||||
 */
 | 
			
		||||
#define __DSB()                           __dsb(0xF)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Data Memory Barrier
 | 
			
		||||
 | 
			
		||||
    This function ensures the apparent order of the explicit memory operations before
 | 
			
		||||
    and after the instruction, without ensuring their completion.
 | 
			
		||||
 */
 | 
			
		||||
#define __DMB()                           __dmb(0xF)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in integer value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
#define __REV                             __rev
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in two unsigned short values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__((section(".rev16_text"))) __STATIC_INLINE __ASM uint32_t __REV16(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  rev16 r0, r0
 | 
			
		||||
  bx lr
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order in signed short value
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in a signed short value with sign extension to integer.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__((section(".revsh_text"))) __STATIC_INLINE __ASM int32_t __REVSH(int32_t value)
 | 
			
		||||
{
 | 
			
		||||
  revsh r0, r0
 | 
			
		||||
  bx lr
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Rotate Right in unsigned value (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to rotate
 | 
			
		||||
    \param [in]    value  Number of Bits to rotate
 | 
			
		||||
    \return               Rotated value
 | 
			
		||||
 */
 | 
			
		||||
#define __ROR                             __ror
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M >= 0x03)
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse bit order of value
 | 
			
		||||
 | 
			
		||||
    This function reverses the bit order of the given value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
#define __RBIT                            __rbit
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (8 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 8 bit value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return             value of type uint8_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
#define __LDREXB(ptr)                     ((uint8_t ) __ldrex(ptr))
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 16 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return        value of type uint16_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
#define __LDREXH(ptr)                     ((uint16_t) __ldrex(ptr))
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 32 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return        value of type uint32_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
#define __LDREXW(ptr)                     ((uint32_t ) __ldrex(ptr))
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (8 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 8 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
#define __STREXB(value, ptr)              __strex(value, ptr)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 16 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
#define __STREXH(value, ptr)              __strex(value, ptr)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 32 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
#define __STREXW(value, ptr)              __strex(value, ptr)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Remove the exclusive lock
 | 
			
		||||
 | 
			
		||||
    This function removes the exclusive lock which is created by LDREX.
 | 
			
		||||
 | 
			
		||||
 */
 | 
			
		||||
#define __CLREX                           __clrex
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Signed Saturate
 | 
			
		||||
 | 
			
		||||
    This function saturates a signed value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to be saturated
 | 
			
		||||
    \param [in]    sat  Bit position to saturate to (1..32)
 | 
			
		||||
    \return             Saturated value
 | 
			
		||||
 */
 | 
			
		||||
#define __SSAT                            __ssat
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Unsigned Saturate
 | 
			
		||||
 | 
			
		||||
    This function saturates an unsigned value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to be saturated
 | 
			
		||||
    \param [in]    sat  Bit position to saturate to (0..31)
 | 
			
		||||
    \return             Saturated value
 | 
			
		||||
 */
 | 
			
		||||
#define __USAT                            __usat
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Count leading zeros
 | 
			
		||||
 | 
			
		||||
    This function counts the number of leading zeros of a data value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to count the leading zeros
 | 
			
		||||
    \return             number of leading zeros in value
 | 
			
		||||
 */
 | 
			
		||||
#define __CLZ                             __clz
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M >= 0x03) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __ICCARM__ ) /*------------------ ICC Compiler -------------------*/
 | 
			
		||||
/* IAR iccarm specific functions */
 | 
			
		||||
 | 
			
		||||
#include <cmsis_iar.h>
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TMS470__ ) /*---------------- TI CCS Compiler ------------------*/
 | 
			
		||||
/* TI CCS specific functions */
 | 
			
		||||
 | 
			
		||||
#include <cmsis_ccs.h>
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __GNUC__ ) /*------------------ GNU Compiler ---------------------*/
 | 
			
		||||
/* GNU gcc specific functions */
 | 
			
		||||
 | 
			
		||||
/** \brief  No Operation
 | 
			
		||||
 | 
			
		||||
    No Operation does nothing. This instruction can be used for code alignment purposes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __NOP(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("nop");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Wait For Interrupt
 | 
			
		||||
 | 
			
		||||
    Wait For Interrupt is a hint instruction that suspends execution
 | 
			
		||||
    until one of a number of events occurs.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __WFI(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("wfi");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Wait For Event
 | 
			
		||||
 | 
			
		||||
    Wait For Event is a hint instruction that permits the processor to enter
 | 
			
		||||
    a low-power state until one of a number of events occurs.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __WFE(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("wfe");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Send Event
 | 
			
		||||
 | 
			
		||||
    Send Event is a hint instruction. It causes an event to be signaled to the CPU.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __SEV(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("sev");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Instruction Synchronization Barrier
 | 
			
		||||
 | 
			
		||||
    Instruction Synchronization Barrier flushes the pipeline in the processor,
 | 
			
		||||
    so that all instructions following the ISB are fetched from cache or
 | 
			
		||||
    memory, after the instruction has been completed.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __ISB(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("isb");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Data Synchronization Barrier
 | 
			
		||||
 | 
			
		||||
    This function acts as a special kind of Data Memory Barrier.
 | 
			
		||||
    It completes when all explicit memory accesses before this instruction complete.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __DSB(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("dsb");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Data Memory Barrier
 | 
			
		||||
 | 
			
		||||
    This function ensures the apparent order of the explicit memory operations before
 | 
			
		||||
    and after the instruction, without ensuring their completion.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __DMB(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("dmb");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in integer value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __REV(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("rev %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in two unsigned short values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __REV16(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("rev16 %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order in signed short value
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in a signed short value with sign extension to integer.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE int32_t __REVSH(int32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("revsh %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Rotate Right in unsigned value (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to rotate
 | 
			
		||||
    \param [in]    value  Number of Bits to rotate
 | 
			
		||||
    \return               Rotated value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __ROR(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("ror %0, %0, %1" : "+r" (op1) : "r" (op2) );
 | 
			
		||||
  return(op1);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M >= 0x03)
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse bit order of value
 | 
			
		||||
 | 
			
		||||
    This function reverses the bit order of the given value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __RBIT(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("rbit %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (8 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 8 bit value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return             value of type uint8_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint8_t __LDREXB(volatile uint8_t *addr)
 | 
			
		||||
{
 | 
			
		||||
    uint8_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("ldrexb %0, [%1]" : "=r" (result) : "r" (addr) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 16 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return        value of type uint16_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint16_t __LDREXH(volatile uint16_t *addr)
 | 
			
		||||
{
 | 
			
		||||
    uint16_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("ldrexh %0, [%1]" : "=r" (result) : "r" (addr) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 32 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return        value of type uint32_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __LDREXW(volatile uint32_t *addr)
 | 
			
		||||
{
 | 
			
		||||
    uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("ldrex %0, [%1]" : "=r" (result) : "r" (addr) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (8 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 8 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXB(uint8_t value, volatile uint8_t *addr)
 | 
			
		||||
{
 | 
			
		||||
   uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("strexb %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 16 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXH(uint16_t value, volatile uint16_t *addr)
 | 
			
		||||
{
 | 
			
		||||
   uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("strexh %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 32 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXW(uint32_t value, volatile uint32_t *addr)
 | 
			
		||||
{
 | 
			
		||||
   uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("strex %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Remove the exclusive lock
 | 
			
		||||
 | 
			
		||||
    This function removes the exclusive lock which is created by LDREX.
 | 
			
		||||
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __CLREX(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("clrex");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Signed Saturate
 | 
			
		||||
 | 
			
		||||
    This function saturates a signed value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to be saturated
 | 
			
		||||
    \param [in]    sat  Bit position to saturate to (1..32)
 | 
			
		||||
    \return             Saturated value
 | 
			
		||||
 */
 | 
			
		||||
#define __SSAT(ARG1,ARG2) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1); \
 | 
			
		||||
  __ASM ("ssat %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Unsigned Saturate
 | 
			
		||||
 | 
			
		||||
    This function saturates an unsigned value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to be saturated
 | 
			
		||||
    \param [in]    sat  Bit position to saturate to (0..31)
 | 
			
		||||
    \return             Saturated value
 | 
			
		||||
 */
 | 
			
		||||
#define __USAT(ARG1,ARG2) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1); \
 | 
			
		||||
  __ASM ("usat %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Count leading zeros
 | 
			
		||||
 | 
			
		||||
    This function counts the number of leading zeros of a data value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to count the leading zeros
 | 
			
		||||
    \return             number of leading zeros in value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint8_t __CLZ(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint8_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("clz %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M >= 0x03) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TASKING__ ) /*------------------ TASKING Compiler --------------*/
 | 
			
		||||
/* TASKING carm specific functions */
 | 
			
		||||
 | 
			
		||||
/*
 | 
			
		||||
 * The CMSIS functions have been implemented as intrinsics in the compiler.
 | 
			
		||||
 * Please use "carm -?i" to get an up to date list of all intrinsics,
 | 
			
		||||
 * Including the CMSIS ones.
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/*@}*/ /* end of group CMSIS_Core_InstructionInterface */
 | 
			
		||||
 | 
			
		||||
#endif /* __CORE_CMINSTR_H */
 | 
			
		||||
							
								
								
									
										8045
									
								
								stm-firmware/updater/ram-code/include/stm32/stm32f407xx.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										8045
									
								
								stm-firmware/updater/ram-code/include/stm32/stm32f407xx.h
									
									
									
									
									
										Normal file
									
								
							
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
							
								
								
									
										254
									
								
								stm-firmware/updater/ram-code/include/stm32/stm32f4xx.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										254
									
								
								stm-firmware/updater/ram-code/include/stm32/stm32f4xx.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,254 @@
 | 
			
		||||
/**
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  * @file    stm32f4xx.h
 | 
			
		||||
  * @author  MCD Application Team
 | 
			
		||||
  * @version V2.2.0
 | 
			
		||||
  * @date    15-December-2014
 | 
			
		||||
  * @brief   CMSIS STM32F4xx Device Peripheral Access Layer Header File.           
 | 
			
		||||
  *            
 | 
			
		||||
  *          The file is the unique include file that the application programmer
 | 
			
		||||
  *          is using in the C source code, usually in main.c. This file contains:
 | 
			
		||||
  *           - Configuration section that allows to select:
 | 
			
		||||
  *              - The STM32F4xx device used in the target application
 | 
			
		||||
  *              - To use or not the peripheral<61>s drivers in application code(i.e. 
 | 
			
		||||
  *                code will be based on direct access to peripheral<61>s registers 
 | 
			
		||||
  *                rather than drivers API), this option is controlled by 
 | 
			
		||||
  *                "#define USE_HAL_DRIVER"
 | 
			
		||||
  *  
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  * @attention
 | 
			
		||||
  *
 | 
			
		||||
  * <h2><center>© COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
 | 
			
		||||
  *
 | 
			
		||||
  * Redistribution and use in source and binary forms, with or without modification,
 | 
			
		||||
  * are permitted provided that the following conditions are met:
 | 
			
		||||
  *   1. Redistributions of source code must retain the above copyright notice,
 | 
			
		||||
  *      this list of conditions and the following disclaimer.
 | 
			
		||||
  *   2. Redistributions in binary form must reproduce the above copyright notice,
 | 
			
		||||
  *      this list of conditions and the following disclaimer in the documentation
 | 
			
		||||
  *      and/or other materials provided with the distribution.
 | 
			
		||||
  *   3. Neither the name of STMicroelectronics nor the names of its contributors
 | 
			
		||||
  *      may be used to endorse or promote products derived from this software
 | 
			
		||||
  *      without specific prior written permission.
 | 
			
		||||
  *
 | 
			
		||||
  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 | 
			
		||||
  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 | 
			
		||||
  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 | 
			
		||||
  * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
 | 
			
		||||
  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
 | 
			
		||||
  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
 | 
			
		||||
  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
 | 
			
		||||
  * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
 | 
			
		||||
  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 | 
			
		||||
  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 | 
			
		||||
  *
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup CMSIS
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup stm32f4xx
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
    
 | 
			
		||||
#ifndef __STM32F4xx_H
 | 
			
		||||
#define __STM32F4xx_H
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
 extern "C" {
 | 
			
		||||
#endif /* __cplusplus */
 | 
			
		||||
   
 | 
			
		||||
/** @addtogroup Library_configuration_section
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
 * @brief In the following line adjust the value of External High Speed oscillator (HSE)
 | 
			
		||||
   used in your application 
 | 
			
		||||
   
 | 
			
		||||
   Tip: To avoid modifying this file each time you need to use different HSE, you
 | 
			
		||||
        can define the HSE value in your toolchain compiler preprocessor.
 | 
			
		||||
  */           
 | 
			
		||||
 | 
			
		||||
#if !defined  (HSE_VALUE) 
 | 
			
		||||
  #define HSE_VALUE    ((uint32_t)8000000) /*!< Value of the External oscillator in Hz */
 | 
			
		||||
#endif /* HSE_VALUE */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
 * @brief In the following line adjust the External High Speed oscillator (HSE) Startup 
 | 
			
		||||
   Timeout value 
 | 
			
		||||
   */
 | 
			
		||||
#if !defined  (HSE_STARTUP_TIMEOUT) 
 | 
			
		||||
  #define HSE_STARTUP_TIMEOUT    ((uint16_t)0x0500)   /*!< Time out for HSE start up */
 | 
			
		||||
#endif /* HSE_STARTUP_TIMEOUT */   
 | 
			
		||||
 | 
			
		||||
#if !defined  (HSI_VALUE)   
 | 
			
		||||
  #define HSI_VALUE    ((uint32_t)16000000) /*!< Value of the Internal oscillator in Hz*/
 | 
			
		||||
#endif /* HSI_VALUE */ 
 | 
			
		||||
 | 
			
		||||
  
 | 
			
		||||
/**
 | 
			
		||||
  * @brief STM32 Family
 | 
			
		||||
  */
 | 
			
		||||
#if !defined  (STM32F4)
 | 
			
		||||
#define STM32F4
 | 
			
		||||
#endif /* STM32F4 */
 | 
			
		||||
 | 
			
		||||
/* Uncomment the line below according to the target STM32 device used in your
 | 
			
		||||
   application 
 | 
			
		||||
  */
 | 
			
		||||
#if !defined (STM32F405xx) && !defined (STM32F415xx) && !defined (STM32F407xx) && !defined (STM32F417xx) && \
 | 
			
		||||
    !defined (STM32F427xx) && !defined (STM32F437xx) && !defined (STM32F429xx) && !defined (STM32F439xx) && \
 | 
			
		||||
    !defined (STM32F401xC) && !defined (STM32F401xE) && !defined (STM32F411xE)
 | 
			
		||||
  /* #define STM32F405xx */   /*!< STM32F405RG, STM32F405VG and STM32F405ZG Devices */
 | 
			
		||||
  /* #define STM32F415xx */   /*!< STM32F415RG, STM32F415VG and STM32F415ZG Devices */
 | 
			
		||||
  /* #define STM32F407xx */   /*!< STM32F407VG, STM32F407VE, STM32F407ZG, STM32F407ZE, STM32F407IG  and STM32F407IE Devices */
 | 
			
		||||
  /* #define STM32F417xx */   /*!< STM32F417VG, STM32F417VE, STM32F417ZG, STM32F417ZE, STM32F417IG and STM32F417IE Devices */
 | 
			
		||||
  /* #define STM32F427xx */   /*!< STM32F427VG, STM32F427VI, STM32F427ZG, STM32F427ZI, STM32F427IG and STM32F427II Devices */
 | 
			
		||||
  /* #define STM32F437xx */   /*!< STM32F437VG, STM32F437VI, STM32F437ZG, STM32F437ZI, STM32F437IG and STM32F437II Devices */
 | 
			
		||||
  /* #define STM32F429xx */   /*!< STM32F429VG, STM32F429VI, STM32F429ZG, STM32F429ZI, STM32F429BG, STM32F429BI, STM32F429NG, 
 | 
			
		||||
                                   STM32F439NI, STM32F429IG  and STM32F429II Devices */
 | 
			
		||||
  /* #define STM32F439xx */   /*!< STM32F439VG, STM32F439VI, STM32F439ZG, STM32F439ZI, STM32F439BG, STM32F439BI, STM32F439NG, 
 | 
			
		||||
                                   STM32F439NI, STM32F439IG and STM32F439II Devices */
 | 
			
		||||
  /* #define STM32F401xC */   /*!< STM32F401CB, STM32F401CC, STM32F401RB, STM32F401RC, STM32F401VB and STM32F401VC Devices */
 | 
			
		||||
  /* #define STM32F401xE */   /*!< STM32F401CD, STM32F401RD, STM32F401VD, STM32F401CE, STM32F401RE and STM32F401VE Devices */
 | 
			
		||||
  /* #define STM32F411xE */   /*!< STM32F411CD, STM32F411RD, STM32F411VD, STM32F411CE, STM32F411RE and STM32F411VE Devices */     
 | 
			
		||||
#endif
 | 
			
		||||
   
 | 
			
		||||
/*  Tip: To avoid modifying this file each time you need to switch between these
 | 
			
		||||
        devices, you can define the device in your toolchain compiler preprocessor.
 | 
			
		||||
  */
 | 
			
		||||
#if !defined  (USE_HAL_DRIVER)
 | 
			
		||||
/**
 | 
			
		||||
 * @brief Comment the line below if you will not use the peripherals drivers.
 | 
			
		||||
   In this case, these drivers will not be included and the application code will 
 | 
			
		||||
   be based on direct access to peripherals registers 
 | 
			
		||||
   */
 | 
			
		||||
  /*#define USE_HAL_DRIVER */
 | 
			
		||||
#endif /* USE_HAL_DRIVER */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @brief CMSIS Device version number V2.2.0
 | 
			
		||||
  */
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION_MAIN   (0x02) /*!< [31:24] main version */                                  
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION_SUB1   (0x02) /*!< [23:16] sub1 version */
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION_SUB2   (0x00) /*!< [15:8]  sub2 version */
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION_RC     (0x00) /*!< [7:0]  release candidate */ 
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION        ((__STM32F4xx_CMSIS_DEVICE_VERSION_MAIN << 24)\
 | 
			
		||||
                                                |(__STM32F4xx_CMSIS_DEVICE_VERSION_SUB1 << 16)\
 | 
			
		||||
                                                |(__STM32F4xx_CMSIS_DEVICE_VERSION_SUB2 << 8 )\
 | 
			
		||||
                                                |(__STM32F4xx_CMSIS_DEVICE_VERSION))
 | 
			
		||||
                                             
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup Device_Included
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
#if defined(STM32F405xx)
 | 
			
		||||
  #include "stm32f405xx.h"
 | 
			
		||||
#elif defined(STM32F415xx)
 | 
			
		||||
  #include "stm32f415xx.h"
 | 
			
		||||
#elif defined(STM32F407xx)
 | 
			
		||||
  #include "stm32f407xx.h"
 | 
			
		||||
#elif defined(STM32F417xx)
 | 
			
		||||
  #include "stm32f417xx.h"
 | 
			
		||||
#elif defined(STM32F427xx)
 | 
			
		||||
  #include "stm32f427xx.h"
 | 
			
		||||
#elif defined(STM32F437xx)
 | 
			
		||||
  #include "stm32f437xx.h"
 | 
			
		||||
#elif defined(STM32F429xx)
 | 
			
		||||
  #include "stm32f429xx.h"
 | 
			
		||||
#elif defined(STM32F439xx)
 | 
			
		||||
  #include "stm32f439xx.h"
 | 
			
		||||
#elif defined(STM32F401xC)
 | 
			
		||||
  #include "stm32f401xc.h"
 | 
			
		||||
#elif defined(STM32F401xE)
 | 
			
		||||
  #include "stm32f401xe.h"
 | 
			
		||||
#elif defined(STM32F411xE)
 | 
			
		||||
  #include "stm32f411xe.h"
 | 
			
		||||
#else
 | 
			
		||||
 #error "Please select first the target STM32F4xx device used in your application (in stm32f4xx.h file)"
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup Exported_types
 | 
			
		||||
  * @{
 | 
			
		||||
  */ 
 | 
			
		||||
typedef enum 
 | 
			
		||||
{
 | 
			
		||||
  RESET = 0, 
 | 
			
		||||
  SET = !RESET
 | 
			
		||||
} FlagStatus, ITStatus;
 | 
			
		||||
 | 
			
		||||
typedef enum 
 | 
			
		||||
{
 | 
			
		||||
  DISABLE = 0, 
 | 
			
		||||
  ENABLE = !DISABLE
 | 
			
		||||
} FunctionalState;
 | 
			
		||||
#define IS_FUNCTIONAL_STATE(STATE) (((STATE) == DISABLE) || ((STATE) == ENABLE))
 | 
			
		||||
 | 
			
		||||
typedef enum 
 | 
			
		||||
{
 | 
			
		||||
  ERROR = 0, 
 | 
			
		||||
  SUCCESS = !ERROR
 | 
			
		||||
} ErrorStatus;
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** @addtogroup Exported_macro
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
#define SET_BIT(REG, BIT)     ((REG) |= (BIT))
 | 
			
		||||
 | 
			
		||||
#define CLEAR_BIT(REG, BIT)   ((REG) &= ~(BIT))
 | 
			
		||||
 | 
			
		||||
#define READ_BIT(REG, BIT)    ((REG) & (BIT))
 | 
			
		||||
 | 
			
		||||
#define CLEAR_REG(REG)        ((REG) = (0x0))
 | 
			
		||||
 | 
			
		||||
#define WRITE_REG(REG, VAL)   ((REG) = (VAL))
 | 
			
		||||
 | 
			
		||||
#define READ_REG(REG)         ((REG))
 | 
			
		||||
 | 
			
		||||
#define MODIFY_REG(REG, CLEARMASK, SETMASK)  WRITE_REG((REG), (((READ_REG(REG)) & (~(CLEARMASK))) | (SETMASK)))
 | 
			
		||||
 | 
			
		||||
#define POSITION_VAL(VAL)     (__CLZ(__RBIT(VAL))) 
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
#if defined (USE_HAL_DRIVER)
 | 
			
		||||
 #include "stm32f4xx_hal.h"
 | 
			
		||||
#endif /* USE_HAL_DRIVER */
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
}
 | 
			
		||||
#endif /* __cplusplus */
 | 
			
		||||
 | 
			
		||||
#endif /* __STM32F4xx_H */
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
  
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
 | 
			
		||||
@@ -1,6 +1,33 @@
 | 
			
		||||
#include <stdint.h>
 | 
			
		||||
#include <stm32/stm32f4xx.h>
 | 
			
		||||
#include <cmsis/core_cm4.h>
 | 
			
		||||
 | 
			
		||||
static void watchdog_ack(void)
 | 
			
		||||
{
 | 
			
		||||
	IWDG->KR = 0xAAAA;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
int ram_code_main(void)
 | 
			
		||||
{
 | 
			
		||||
	SysTick_Config(168000UL);
 | 
			
		||||
	__enable_irq();
 | 
			
		||||
	
 | 
			
		||||
	while(1) {
 | 
			
		||||
		__WFI();
 | 
			
		||||
	}
 | 
			
		||||
	
 | 
			
		||||
	return 0;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
void SysTick_Handler(void)
 | 
			
		||||
{
 | 
			
		||||
	static uint32_t tick_cnt = 0;
 | 
			
		||||
	
 | 
			
		||||
	tick_cnt++;
 | 
			
		||||
	watchdog_ack();
 | 
			
		||||
	if (tick_cnt >= 250) {
 | 
			
		||||
		GPIOB->ODR ^= (1<<2);
 | 
			
		||||
		tick_cnt = 0;
 | 
			
		||||
	}
 | 
			
		||||
}
 | 
			
		||||
 
 | 
			
		||||
@@ -267,9 +267,10 @@ extern unsigned int __ld_ebss;
 | 
			
		||||
 | 
			
		||||
#define CPACR (*((volatile uint32_t *)0xE000ED88))
 | 
			
		||||
 | 
			
		||||
void Reset_Handler(void) {
 | 
			
		||||
	/* Stack is already initialized by hardware */
 | 
			
		||||
 | 
			
		||||
void Reset_Handler(void)
 | 
			
		||||
{
 | 
			
		||||
	
 | 
			
		||||
	
 | 
			
		||||
	/* The first thing we do here, is to initialize the FPU
 | 
			
		||||
	 * When this code is compiled optimized with hardfpu abi,
 | 
			
		||||
	 * GCC tends to generate FPU instructions for data copying
 | 
			
		||||
 
 | 
			
		||||
							
								
								
									
										140
									
								
								stm-firmware/updater/ram-code/updater-ram-code.bin.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										140
									
								
								stm-firmware/updater/ram-code/updater-ram-code.bin.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,140 @@
 | 
			
		||||
#ifndef __updater_ram_code_bin_h_H__
 | 
			
		||||
#define __updater_ram_code_bin_h_H__
 | 
			
		||||
static const char binary_blob[540] = {
 | 
			
		||||
0x0,0x0,0x2,0x20,
 | 
			
		||||
0xe3,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0x0,0x0,0x0,0x0,
 | 
			
		||||
0x0,0x0,0x0,0x0,
 | 
			
		||||
0x0,0x0,0x0,0x0,
 | 
			
		||||
0x0,0x0,0x0,0x0,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0x0,0x0,0x0,0x0,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xb1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0xe1,0x1,0x0,0x20,
 | 
			
		||||
0x4f,0xf0,0xe0,0x23,
 | 
			
		||||
0x6,0x4a,0x5a,0x61,
 | 
			
		||||
0x6,0x4a,0xf0,0x21,
 | 
			
		||||
0x82,0xf8,0x23,0x10,
 | 
			
		||||
0x0,0x22,0x9a,0x61,
 | 
			
		||||
0x7,0x22,0x1a,0x61,
 | 
			
		||||
0x62,0xb6,0x30,0xbf,
 | 
			
		||||
0xfd,0xe7,0x0,0xbf,
 | 
			
		||||
0x3f,0x90,0x2,0x0,
 | 
			
		||||
0x0,0xed,0x0,0xe0,
 | 
			
		||||
0x9,0x4a,0xa,0x49,
 | 
			
		||||
0x13,0x68,0x1,0x33,
 | 
			
		||||
0x4a,0xf6,0xaa,0x20,
 | 
			
		||||
0xf9,0x2b,0x13,0x60,
 | 
			
		||||
0x8,0x60,0x7,0xd9,
 | 
			
		||||
0x1,0xf5,0xea,0x31,
 | 
			
		||||
0x4b,0x69,0x83,0xf0,
 | 
			
		||||
0x4,0x3,0x4b,0x61,
 | 
			
		||||
0x0,0x23,0x13,0x60,
 | 
			
		||||
0x70,0x47,0x0,0xbf,
 | 
			
		||||
0x1c,0x2,0x0,0x20,
 | 
			
		||||
0x0,0x30,0x0,0x40,
 | 
			
		||||
0xfe,0xe7,0x4f,0xf0,
 | 
			
		||||
0xe0,0x22,0x8,0xb5,
 | 
			
		||||
0xd2,0xf8,0x88,0x3d,
 | 
			
		||||
0x43,0xf4,0x70,0x3,
 | 
			
		||||
0xc2,0xf8,0x88,0x3d,
 | 
			
		||||
0x6,0x4b,0x9d,0x46,
 | 
			
		||||
0x6,0x4b,0x7,0x4a,
 | 
			
		||||
0x0,0x21,0x93,0x42,
 | 
			
		||||
0x2,0xd3,0xff,0xf7,
 | 
			
		||||
0xc1,0xff,0xfe,0xe7,
 | 
			
		||||
0x43,0xf8,0x4,0x1b,
 | 
			
		||||
0xf7,0xe7,0x0,0xbf,
 | 
			
		||||
0x0,0x0,0x2,0x20,
 | 
			
		||||
0x1c,0x2,0x0,0x20,
 | 
			
		||||
0x20,0x2,0x0,0x20,
 | 
			
		||||
};
 | 
			
		||||
#endif /* __updater_ram_code_bin_h_H__ */
 | 
			
		||||
							
								
								
									
										58
									
								
								stm-firmware/updater/updater.c
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										58
									
								
								stm-firmware/updater/updater.c
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,58 @@
 | 
			
		||||
/* Reflow Oven Controller
 | 
			
		||||
*
 | 
			
		||||
* Copyright (C) 2020  Mario Hüttel <mario.huettel@gmx.net>
 | 
			
		||||
*
 | 
			
		||||
* This file is part of the Reflow Oven Controller Project.
 | 
			
		||||
*
 | 
			
		||||
* The reflow oven controller is free software: you can redistribute it and/or modify
 | 
			
		||||
* it under the terms of the GNU General Public License version 2 as
 | 
			
		||||
* published by the Free Software Foundation.
 | 
			
		||||
*
 | 
			
		||||
* The Reflow Oven Control Firmware is distributed in the hope that it will be useful,
 | 
			
		||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
			
		||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
 | 
			
		||||
* GNU General Public License for more details.
 | 
			
		||||
*
 | 
			
		||||
* You should have received a copy of the GNU General Public License
 | 
			
		||||
* along with the reflow oven controller project.
 | 
			
		||||
* If not, see <http://www.gnu.org/licenses/>.
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#include <reflow-controller/updater/updater.h>
 | 
			
		||||
#include <reflow-controller/safety/watchdog.h>
 | 
			
		||||
#include "ram-code/updater-ram-code.bin.h"
 | 
			
		||||
#include <stm32/stm32f4xx.h>
 | 
			
		||||
#include <cmsis/core_cm4.h>
 | 
			
		||||
 | 
			
		||||
void __attribute__((noreturn)) start_updater(void)
 | 
			
		||||
{
 | 
			
		||||
	const char *updater_src = binary_blob;
 | 
			
		||||
	char *dest_ptr = (char *)UPDATER_RAM_CODE_BASE_ADDRESS;
 | 
			
		||||
	uint32_t *dest_ptr_words = (uint32_t *)UPDATER_RAM_CODE_BASE_ADDRESS;
 | 
			
		||||
	uint32_t updater_size = (uint32_t)sizeof(binary_blob);
 | 
			
		||||
	uint32_t i;
 | 
			
		||||
	void (*reset_ptr)(void);
 | 
			
		||||
 | 
			
		||||
	/* This function will never return
 | 
			
		||||
	 * because it corrupts memory by copying the ram code for updating
 | 
			
		||||
	 * Therefore we have to make sure to only use stack in this function
 | 
			
		||||
	 */
 | 
			
		||||
 | 
			
		||||
	/* Disable all IRQs and ack the watchdog */
 | 
			
		||||
	__disable_irq();
 | 
			
		||||
	watchdog_ack(WATCHDOG_MAGIC_KEY);
 | 
			
		||||
 | 
			
		||||
	for (i = 0UL; i < updater_size; i++)
 | 
			
		||||
		*(dest_ptr++) = *(updater_src++);
 | 
			
		||||
 | 
			
		||||
	/* Load the reset vector of the RAM code */
 | 
			
		||||
	reset_ptr = (void (*)(void))dest_ptr_words[1];
 | 
			
		||||
 | 
			
		||||
	/* Move the interrupt vector table to ram code */
 | 
			
		||||
	SCB->VTOR = UPDATER_RAM_CODE_BASE_ADDRESS;
 | 
			
		||||
 | 
			
		||||
	reset_ptr();
 | 
			
		||||
 | 
			
		||||
	while(1);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
		Reference in New Issue
	
	Block a user