Compare commits
2 Commits
75c50b63c1
...
c909e0c703
Author | SHA1 | Date | |
---|---|---|---|
c909e0c703 | |||
9dd10afae1 |
@ -7,29 +7,31 @@ end entity test;
|
|||||||
|
|
||||||
architecture bench of test is
|
architecture bench of test is
|
||||||
|
|
||||||
signal clk : std_logic;
|
signal clk : std_logic;
|
||||||
signal rst : std_logic := '1';
|
signal rst : std_logic := '1';
|
||||||
signal dv : std_logic;
|
signal dv : std_logic;
|
||||||
signal rx : std_logic_vector(1 downto 0);
|
signal rx : std_logic_vector(1 downto 0);
|
||||||
signal mdc : std_logic;
|
signal mdc : std_logic;
|
||||||
signal mdio : std_logic;
|
signal mdio : std_logic;
|
||||||
signal led : std_logic_vector(1 downto 0);
|
signal led : std_logic_vector(1 downto 0);
|
||||||
signal ws : std_logic;
|
signal ws : std_logic;
|
||||||
|
signal rst_hw : std_logic;
|
||||||
|
signal dat_cnt : std_logic_vector(3 downto 0);
|
||||||
begin -- architecture bench
|
begin -- architecture bench
|
||||||
|
|
||||||
|
|
||||||
top_1 : entity work.top
|
top_1 : entity work.top
|
||||||
port map (
|
port map (
|
||||||
clk => clk,
|
clk => clk,
|
||||||
rst => rst,
|
rst_hw => rst_hw,
|
||||||
mdio => mdio,
|
mdio => mdio,
|
||||||
mdc => mdc,
|
mdc => mdc,
|
||||||
rx => rx,
|
rx => rx,
|
||||||
dv => dv,
|
dv => dv,
|
||||||
led1 => led(0),
|
led1 => led(0),
|
||||||
led2 => led(1),
|
led2 => led(1),
|
||||||
ws_out => ws);
|
dat_cnt => dat_cnt,
|
||||||
|
ws_out => ws);
|
||||||
|
|
||||||
|
|
||||||
clkgen : process is
|
clkgen : process is
|
||||||
@ -41,7 +43,7 @@ begin -- architecture bench
|
|||||||
end process clkgen;
|
end process clkgen;
|
||||||
|
|
||||||
|
|
||||||
|
rst_hw <= not rst;
|
||||||
|
|
||||||
|
|
||||||
sendphy : process is
|
sendphy : process is
|
||||||
@ -60,12 +62,12 @@ begin -- architecture bench
|
|||||||
end procedure sendRMII;
|
end procedure sendRMII;
|
||||||
begin
|
begin
|
||||||
dv <= '0';
|
dv <= '0';
|
||||||
|
|
||||||
wait for 35 ns;
|
wait for 35 ns;
|
||||||
rst <= '0';
|
rst <= '0';
|
||||||
dv <= '0';
|
dv <= '0';
|
||||||
rx <= "00";
|
rx <= "00";
|
||||||
wait for 100 us;
|
wait for 350 us;
|
||||||
sendRMII(x"55");
|
sendRMII(x"55");
|
||||||
sendRMII(x"55");
|
sendRMII(x"55");
|
||||||
sendRMII(x"55");
|
sendRMII(x"55");
|
||||||
@ -94,7 +96,6 @@ begin -- architecture bench
|
|||||||
sendRMII(x"02");
|
sendRMII(x"02");
|
||||||
|
|
||||||
sendRMII(x"AA");
|
sendRMII(x"AA");
|
||||||
|
|
||||||
sendRMII(x"01");
|
sendRMII(x"01");
|
||||||
sendRMII(x"02");
|
sendRMII(x"02");
|
||||||
|
|
||||||
@ -103,10 +104,10 @@ begin -- architecture bench
|
|||||||
sendRMII(x"AA");
|
sendRMII(x"AA");
|
||||||
sendRMII(x"55");
|
sendRMII(x"55");
|
||||||
-- Send FCS
|
-- Send FCS
|
||||||
sendRMII(x"BD");
|
sendRMII(x"3A");
|
||||||
sendRMII(x"9B");
|
sendRMII(x"97");
|
||||||
sendRMII(x"AC");
|
sendRMII(x"D9");
|
||||||
sendRMII(x"54");
|
sendRMII(x"7A");
|
||||||
|
|
||||||
-- sendRMII(x"AB");
|
-- sendRMII(x"AB");
|
||||||
|
|
||||||
|
112
top.vhd
112
top.vhd
@ -6,7 +6,7 @@
|
|||||||
-- Author : Mario Hüttel <mario.huettel@gmx.net>
|
-- Author : Mario Hüttel <mario.huettel@gmx.net>
|
||||||
-- Company :
|
-- Company :
|
||||||
-- Created : 2018-04-05
|
-- Created : 2018-04-05
|
||||||
-- Last update: 2018-04-06
|
-- Last update: 2018-04-07
|
||||||
-- Platform :
|
-- Platform :
|
||||||
-- Standard : VHDL'93/02
|
-- Standard : VHDL'93/02
|
||||||
-------------------------------------------------------------------------------
|
-------------------------------------------------------------------------------
|
||||||
@ -36,53 +36,55 @@ entity top is
|
|||||||
end entity top;
|
end entity top;
|
||||||
|
|
||||||
architecture RTL of top is
|
architecture RTL of top is
|
||||||
constant DELAYCNTVAL : integer := 100000;
|
constant DELAYCNTVAL : integer := 100000; -- set to low value for
|
||||||
constant DEFMAC : std_logic_vector(47 downto 0) := x"00DEADBEEF00";
|
-- simulation
|
||||||
|
constant DEFMAC : std_logic_vector(47 downto 0) := x"00DEADBEEF00";
|
||||||
|
|
||||||
type smi_state_t is (IDLE, STROBE);
|
type smi_state_t is (IDLE, STROBE);
|
||||||
type smi_init_state_t is (RESET, INIT, DELAY, INIT_COMPLETE);
|
type smi_init_state_t is (SMI_POR, RESET, INIT, DELAY, INIT_COMPLETE);
|
||||||
type ws_send_t is (WS_READY, WS_SYNC, WS_RED, WS_GREEN, WS_BLUE, WS_PIPE, WS_POST);
|
type ws_send_t is (WS_READY, WS_SYNC, WS_RED, WS_GREEN, WS_BLUE, WS_PIPE, WS_POST);
|
||||||
type receive_t is (PRE, DESTMAC, HEADER, RECV, WAITFORACK);
|
type receive_t is (PRE, DESTMAC, HEADER, RECV, WAITFORACK);
|
||||||
|
|
||||||
signal rst : std_logic;
|
signal rst : std_logic;
|
||||||
signal dat_cnt_s : unsigned(3 downto 0);
|
signal dat_cnt_s : unsigned(3 downto 0);
|
||||||
|
|
||||||
signal sendstate : smi_state_t;
|
signal sendstate : smi_state_t;
|
||||||
signal initstate : smi_init_state_t := RESET;
|
signal initstate : smi_init_state_t := SMI_POR;
|
||||||
signal rst_rxtx : std_logic;
|
signal after_delay_state : smi_init_state_t := RESET;
|
||||||
signal delaycounter : unsigned(19 downto 0);
|
signal rst_rxtx : std_logic;
|
||||||
signal smi_reg : std_logic_vector(4 downto 0);
|
signal delaycounter : unsigned(19 downto 0);
|
||||||
signal smi_dat : std_logic_vector(15 downto 0);
|
signal smi_reg : std_logic_vector(4 downto 0);
|
||||||
signal smi_strb : std_logic;
|
signal smi_dat : std_logic_vector(15 downto 0);
|
||||||
signal smi_busy : std_logic;
|
signal smi_strb : std_logic;
|
||||||
|
signal smi_busy : std_logic;
|
||||||
---
|
---
|
||||||
signal sof : std_logic;
|
signal sof : std_logic;
|
||||||
signal eof : std_logic;
|
signal eof : std_logic;
|
||||||
signal eth_dat : std_logic_vector(7 downto 0);
|
signal eth_dat : std_logic_vector(7 downto 0);
|
||||||
signal eth_strb : std_logic;
|
signal eth_strb : std_logic;
|
||||||
signal crc_valid : std_logic;
|
signal crc_valid : std_logic;
|
||||||
--
|
--
|
||||||
signal fifo_in : std_logic_vector(7 downto 0);
|
signal fifo_in : std_logic_vector(7 downto 0);
|
||||||
signal fifo_out : std_logic_vector(7 downto 0);
|
signal fifo_out : std_logic_vector(7 downto 0);
|
||||||
signal fifo_wr : std_logic;
|
signal fifo_wr : std_logic;
|
||||||
signal fifo_rd : std_logic;
|
signal fifo_rd : std_logic;
|
||||||
signal fifo_rst : std_logic;
|
signal fifo_rst : std_logic;
|
||||||
signal fifo_full : std_logic;
|
signal fifo_full : std_logic;
|
||||||
signal fifo_empty : std_logic;
|
signal fifo_empty : std_logic;
|
||||||
--
|
--
|
||||||
signal fifo_data_avail : std_logic;
|
signal fifo_data_avail : std_logic;
|
||||||
signal fifo_data_ack : std_logic;
|
signal fifo_data_ack : std_logic;
|
||||||
signal recv_state : receive_t;
|
signal recv_state : receive_t;
|
||||||
signal mac : std_logic_vector(47 downto 0);
|
signal mac : std_logic_vector(47 downto 0);
|
||||||
signal recv_cnt : integer range 0 to 15;
|
signal recv_cnt : integer range 0 to 15;
|
||||||
--
|
--
|
||||||
signal ws_busy : std_logic;
|
signal ws_busy : std_logic;
|
||||||
signal ws_strb : std_logic;
|
signal ws_strb : std_logic;
|
||||||
signal red : unsigned(7 downto 0);
|
signal red : unsigned(7 downto 0);
|
||||||
signal green : unsigned(7 downto 0);
|
signal green : unsigned(7 downto 0);
|
||||||
signal blue : unsigned(7 downto 0);
|
signal blue : unsigned(7 downto 0);
|
||||||
--
|
--
|
||||||
signal ws_state : ws_send_t;
|
signal ws_state : ws_send_t;
|
||||||
|
|
||||||
begin -- architecture RTL
|
begin -- architecture RTL
|
||||||
|
|
||||||
@ -182,23 +184,31 @@ begin -- architecture RTL
|
|||||||
|
|
||||||
begin
|
begin
|
||||||
if rst = '1' then
|
if rst = '1' then
|
||||||
smi_reg <= (others => '0');
|
smi_reg <= (others => '0');
|
||||||
smi_dat <= (others => '0');
|
smi_dat <= (others => '0');
|
||||||
smi_strb <= '0';
|
smi_strb <= '0';
|
||||||
rst_rxtx <= '1';
|
rst_rxtx <= '1';
|
||||||
initstate <= RESET;
|
initstate <= SMI_POR;
|
||||||
sendstate <= IDLE;
|
sendstate <= IDLE;
|
||||||
delaycounter <= (others => '0');
|
after_delay_state <= RESET;
|
||||||
|
delaycounter <= (others => '0');
|
||||||
elsif rising_edge(clk) then
|
elsif rising_edge(clk) then
|
||||||
smi_strb <= '0';
|
smi_strb <= '0';
|
||||||
rst_rxtx <= '1';
|
rst_rxtx <= '1';
|
||||||
case initstate is
|
case initstate is
|
||||||
|
when SMI_POR =>
|
||||||
|
after_delay_state <= RESET;
|
||||||
|
delaycounter <= (others => '0');
|
||||||
|
initstate <= DELAY;
|
||||||
when RESET =>
|
when RESET =>
|
||||||
|
after_delay_state <= INIT;
|
||||||
|
delaycounter <= (others => '0');
|
||||||
sendsmi((others => '0'), x"8000", DELAY);
|
sendsmi((others => '0'), x"8000", DELAY);
|
||||||
|
|
||||||
when DELAY =>
|
when DELAY =>
|
||||||
delaycounter <= delaycounter + 1;
|
delaycounter <= delaycounter + 1;
|
||||||
if delaycounter = DELAYCNTVAL then -- Set to 100000
|
if delaycounter = DELAYCNTVAL then -- Set to 100000
|
||||||
initstate <= INIT;
|
initstate <= after_delay_state;
|
||||||
end if;
|
end if;
|
||||||
when INIT =>
|
when INIT =>
|
||||||
sendsmi((others => '0'), "00" & '1' & '1' & "000" & '1' & "00000000", INIT_COMPLETE);
|
sendsmi((others => '0'), "00" & '1' & '1' & "000" & '1' & "00000000", INIT_COMPLETE);
|
||||||
@ -218,9 +228,9 @@ begin -- architecture RTL
|
|||||||
fifo_in <= (others => '0');
|
fifo_in <= (others => '0');
|
||||||
fifo_data_avail <= '0';
|
fifo_data_avail <= '0';
|
||||||
recv_state <= PRE;
|
recv_state <= PRE;
|
||||||
dat_cnt_s <= (others => '0');
|
dat_cnt_s <= (others => '0');
|
||||||
led1 <= '1';
|
led1 <= '1';
|
||||||
led2 <= '1';
|
led2 <= '1';
|
||||||
recv_cnt <= 0;
|
recv_cnt <= 0;
|
||||||
mac <= (others => '0');
|
mac <= (others => '0');
|
||||||
elsif rising_edge(clk) then -- rising clock edge
|
elsif rising_edge(clk) then -- rising clock edge
|
||||||
@ -257,7 +267,7 @@ begin -- architecture RTL
|
|||||||
if recv_cnt = 7 then
|
if recv_cnt = 7 then
|
||||||
if mac = DEFMAC then
|
if mac = DEFMAC then
|
||||||
recv_state <= RECV;
|
recv_state <= RECV;
|
||||||
dat_cnt_s <= (others =>'0');
|
dat_cnt_s <= (others => '0');
|
||||||
else
|
else
|
||||||
recv_state <= PRE;
|
recv_state <= PRE;
|
||||||
|
|
||||||
@ -267,12 +277,12 @@ begin -- architecture RTL
|
|||||||
when RECV =>
|
when RECV =>
|
||||||
led2 <= '0';
|
led2 <= '0';
|
||||||
if eth_strb = '1' and fifo_full /= '1' then
|
if eth_strb = '1' and fifo_full /= '1' then
|
||||||
fifo_in <= eth_dat;
|
fifo_in <= eth_dat;
|
||||||
fifo_wr <= '1';
|
fifo_wr <= '1';
|
||||||
dat_cnt_s <= dat_cnt_s +1;
|
dat_cnt_s <= dat_cnt_s +1;
|
||||||
end if;
|
end if;
|
||||||
if eof = '1' then
|
if eof = '1' then
|
||||||
if crc_valid = '1' then-- or crc_valid = '0' then
|
if crc_valid = '1' then -- or crc_valid = '0' then
|
||||||
recv_state <= WAITFORACK;
|
recv_state <= WAITFORACK;
|
||||||
fifo_data_avail <= '1';
|
fifo_data_avail <= '1';
|
||||||
--led2 <= '0';
|
--led2 <= '0';
|
||||||
|
Loading…
Reference in New Issue
Block a user