Add basic file structure and linker script for 512K type
This commit is contained in:
		
							
								
								
									
										5
									
								
								.gitignore
									
									
									
									
										vendored
									
									
										Normal file
									
								
							
							
						
						
									
										5
									
								
								.gitignore
									
									
									
									
										vendored
									
									
										Normal file
									
								
							@@ -0,0 +1,5 @@
 | 
			
		||||
*.o
 | 
			
		||||
*.map
 | 
			
		||||
*.elf
 | 
			
		||||
*.lss
 | 
			
		||||
*.d
 | 
			
		||||
							
								
								
									
										177
									
								
								Makefile
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										177
									
								
								Makefile
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,177 @@
 | 
			
		||||
################################Shimatta Makefile####################################
 | 
			
		||||
#CPU:		STM32F407VET6
 | 
			
		||||
#Compiler:	arm-none-eabi
 | 
			
		||||
#####################################################################################
 | 
			
		||||
#Add Files and Folders below#########################################################
 | 
			
		||||
CFILES 	= main.c
 | 
			
		||||
ASFILES =
 | 
			
		||||
INCLUDEPATH = -Iinclude -Imathlib/include
 | 
			
		||||
 | 
			
		||||
OBJDIR_BASE = obj
 | 
			
		||||
TARGET_BASE = stm32f407-template
 | 
			
		||||
LIBRARYPATH = -L. -Lstartup -Lmathlib
 | 
			
		||||
LIBRARIES = 
 | 
			
		||||
 | 
			
		||||
DEFINES = -DSTM32F407xx -DSTM32F4XX -DARM_MATH_CM4 -DHSE_VALUE=8000000UL
 | 
			
		||||
MAPFILE_BASE = memory-mapping
 | 
			
		||||
LINKER_SCRIPT=stm32f407ve.ld 
 | 
			
		||||
 | 
			
		||||
export GIT_VER = $(shell git describe --always --dirty --tags)
 | 
			
		||||
DEFINES += -DGIT_VER=$(GIT_VER)
 | 
			
		||||
 | 
			
		||||
ifneq ($(VERBOSE),true)
 | 
			
		||||
QUIET=@
 | 
			
		||||
else
 | 
			
		||||
QUIET=
 | 
			
		||||
endif
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
DEBUG_DEFINES =
 | 
			
		||||
RELEASE_DEFINES =
 | 
			
		||||
 | 
			
		||||
###################################################################################
 | 
			
		||||
ifeq ($(CROSS_COMPILE),)
 | 
			
		||||
CROSS_COMPILE=arm-none-eabi-
 | 
			
		||||
endif
 | 
			
		||||
 | 
			
		||||
CC=$(CROSS_COMPILE)gcc
 | 
			
		||||
OBJCOPY=$(CROSS_COMPILE)objcopy
 | 
			
		||||
OBJDUMP=$(CROSS_COMPILE)objdump
 | 
			
		||||
SIZE=$(CROSS_COMPILE)size
 | 
			
		||||
 | 
			
		||||
CFLAGS_RELEASE = -O3 -g
 | 
			
		||||
CFLAGS_DEBUG = -O0 -g
 | 
			
		||||
 | 
			
		||||
LFLAGS_RELEASE = -Wl,--gc-sections
 | 
			
		||||
LFLAGS_DEBUG =
 | 
			
		||||
 | 
			
		||||
CFLAGS =
 | 
			
		||||
LFLAGS =
 | 
			
		||||
 | 
			
		||||
ifneq ($(DEBUGBUILD),true)
 | 
			
		||||
DEFINES += $(RELEASE_DEFINES)
 | 
			
		||||
CFLAGS += $(CFLAGS_RELEASE)
 | 
			
		||||
LFLAGS += $(LFLAGS_RELEASE)
 | 
			
		||||
target = $(TARGET_BASE)-release
 | 
			
		||||
OBJDIR = $(OBJDIR_BASE)/release
 | 
			
		||||
MAPFILE = $(MAPFILE_BASE)-release
 | 
			
		||||
else
 | 
			
		||||
DEFINES += $(DEBUG_DEFINES)
 | 
			
		||||
target = $(TARGET_BASE)-debug
 | 
			
		||||
CFLAGS += $(CFLAGS_DEBUG)
 | 
			
		||||
LFLAGS += $(LFLAGS_DEBUG)
 | 
			
		||||
OBJDIR = $(OBJDIR_BASE)/debug
 | 
			
		||||
MAPFILE = $(MAPFILE_BASE)-debug
 | 
			
		||||
endif
 | 
			
		||||
 | 
			
		||||
LFLAGS += -mlittle-endian -mthumb -mcpu=cortex-m4 -mthumb-interwork
 | 
			
		||||
LFLAGS += -mfloat-abi=hard -mfpu=fpv4-sp-d16 --disable-newlib-supplied-syscalls -nostartfiles
 | 
			
		||||
LFLAGS += -T$(LINKER_SCRIPT) -Wl,-Map=$(MAPFILE).map -Wl,--print-memory-usage
 | 
			
		||||
 | 
			
		||||
CFLAGS += -c -mlittle-endian -mthumb -mcpu=cortex-m4 -mthumb-interwork
 | 
			
		||||
CFLAGS += -mfloat-abi=hard -mfpu=fpv4-sp-d16 -nostartfiles
 | 
			
		||||
CFLAGS += -Wall -Wextra -Wold-style-declaration -Wuninitialized -Wmaybe-uninitialized -Wunused-parameter -Wimplicit-fallthrough=3 -Wsign-compare
 | 
			
		||||
 | 
			
		||||
####################################################################################
 | 
			
		||||
 | 
			
		||||
OBJ = $(CFILES:%.c=$(OBJDIR)/%.c.o)
 | 
			
		||||
ASOBJ += $(ASFILES:%.S=$(OBJDIR)/%.S.o)
 | 
			
		||||
 | 
			
		||||
default: $(target).elf
 | 
			
		||||
 | 
			
		||||
all: debug release
 | 
			
		||||
 | 
			
		||||
release:
 | 
			
		||||
	$(QUIET)$(MAKE) DEBUGBUILD=false
 | 
			
		||||
 | 
			
		||||
debug:
 | 
			
		||||
	$(QUIET)$(MAKE) DEBUGBUILD=true
 | 
			
		||||
 | 
			
		||||
%.bin: %.elf
 | 
			
		||||
	$(QUIET)$(OBJCOPY) -O binary $^ $@
 | 
			
		||||
%.hex: %.elf
 | 
			
		||||
	$(QUIET)$(OBJCOPY) -O ihex $^ $@
 | 
			
		||||
 | 
			
		||||
#Linking
 | 
			
		||||
$(target).elf: $(OBJ) $(ASOBJ) $(LINKER_SCRIPT)
 | 
			
		||||
	@echo [LD] $@
 | 
			
		||||
	$(QUIET)$(CC) $(LFLAGS) $(LIBRARYPATH) -o $@ $(OBJ) $(ASOBJ) $(LIBRARIES)
 | 
			
		||||
	$(QUIET)$(SIZE) $@
 | 
			
		||||
	@echo "Built Version $(GIT_VER)"
 | 
			
		||||
 | 
			
		||||
#Compiling
 | 
			
		||||
$(OBJ):
 | 
			
		||||
	@echo [CC] $@
 | 
			
		||||
	$(eval OUTPATH=$(dir $@))
 | 
			
		||||
	@mkdir -p $(OUTPATH)
 | 
			
		||||
	$(QUIET)$(CC) $(CFLAGS) -MMD -MT $@ $(INCLUDEPATH) $(DEFINES) -o $@ $(@:$(OBJDIR)/%.c.o=%.c)
 | 
			
		||||
$(ASOBJ):
 | 
			
		||||
	@echo [AS] $@
 | 
			
		||||
	$(eval OUTPATH=$(dir $@))
 | 
			
		||||
	@mkdir -p $(OUTPATH)
 | 
			
		||||
	$(QUIET)$(CC) $(CFLAGS) -MMD -MT $@ $(INCLUDEPATH) $(DEFINES) -o $@ $(@:$(OBJDIR)/%.S.o=%.S)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
.PHONY: qtproject-legacy qtproject qtproject-debug clean mrproper objcopy disassemble program program-debug
 | 
			
		||||
 | 
			
		||||
program-debug:
 | 
			
		||||
	$(QUIET)$(MAKE) DEBUGBUILD=true program
 | 
			
		||||
 | 
			
		||||
program: $(target).elf
 | 
			
		||||
	./program-device.sh $<
 | 
			
		||||
 | 
			
		||||
disassemble: $(target).elf
 | 
			
		||||
	$(QUIET)$(OBJDUMP) -D -s $< > $(target).lss
 | 
			
		||||
 | 
			
		||||
objcopy: $(target).bin $(target).hex
 | 
			
		||||
 | 
			
		||||
mrproper: clean
 | 
			
		||||
	@echo "Purging project files..."
 | 
			
		||||
	$(QUIET)rm -f $(target).pro $(target).creator $(target).files $(target).cflags $(target).cxxflags $(target).includes $(target).config
 | 
			
		||||
 | 
			
		||||
clean:
 | 
			
		||||
	@echo -n "Cleaning up derived files for "
 | 
			
		||||
ifneq ($(DEBUGBUILD),true)
 | 
			
		||||
	@echo "RELEASE build"
 | 
			
		||||
else
 | 
			
		||||
	@echo "DEBUG build"
 | 
			
		||||
endif
 | 
			
		||||
	$(QUIET)rm -f $(target).elf $(target).bin $(target).hex $(OBJ) $(ASOBJ) $(mapfile).map $(CFILES:%.c=$(OBJDIR)/%.c.d) $(ASFILES:%.S=$(OBJDIR)/%.S.d) 
 | 
			
		||||
	$(QUIET)rm -rf $(OBJDIR)/*
 | 
			
		||||
ifneq ($(DEBUGBUILD),true)
 | 
			
		||||
	$(QUIET)$(MAKE) DEBUGBUILD=true clean
 | 
			
		||||
endif
 | 
			
		||||
 | 
			
		||||
qtproject-legacy:
 | 
			
		||||
	echo -e "TEMPLATE = app\nCONFIG -= console app_bundle qt" > $(target).pro
 | 
			
		||||
	echo -e "SOURCES += $(CFILES) $(ASFILES)" >> $(target).pro
 | 
			
		||||
	echo -ne "INCLUDEPATH += " >> $(target).pro
 | 
			
		||||
	echo "$(INCLUDEPATH)" | sed "s!-I!./!g" >> $(target).pro
 | 
			
		||||
	echo -ne "HEADERS += " >> $(target).pro
 | 
			
		||||
	find -name "*.h" | tr "\\n" " " >> $(target).pro
 | 
			
		||||
	echo -ne "\nDEFINES += " >> $(target).pro
 | 
			
		||||
	echo "$(DEFINES)" | sed "s/-D//g" >> $(target).pro
 | 
			
		||||
 | 
			
		||||
qtproject-debug:
 | 
			
		||||
	@echo "Generating debug build project"
 | 
			
		||||
	$(QUIET)$(MAKE) DEBUGBUILD=true qtproject
 | 
			
		||||
 | 
			
		||||
qtproject:
 | 
			
		||||
	$(QUIET)rm -f $(target).files $(target).cflags $(target).config $(target).creator $(target).includes $(target).creator.user
 | 
			
		||||
	@echo "Generating source file list"
 | 
			
		||||
	$(QUIET)echo "$(CFILES)" | tr ' ' '\n' > $(target).files
 | 
			
		||||
	@echo -n "Appending found header files from folders "
 | 
			
		||||
	@echo `echo $(INCLUDEPATH) | sed "s/-I//g"`
 | 
			
		||||
	$(QUIET)for dir in `echo $(INCLUDEPATH) | sed "s/-I//g"`; do \
 | 
			
		||||
		find `echo "$${dir}"` -name "*.h" >> $(target).files; \
 | 
			
		||||
	done
 | 
			
		||||
	@echo "Generating $(target).cflags"
 | 
			
		||||
	$(QUIET)echo "" > $(target).cflags
 | 
			
		||||
	@echo "Generating $(target).includes"
 | 
			
		||||
	$(QUIET)echo $(INCLUDEPATH) | sed "s/-I/,/g" | tr , '\n' | sed "/^$$/d" > $(target).includes;
 | 
			
		||||
	@echo "Generating $(target).config"
 | 
			
		||||
	$(QUIET)echo $(DEFINES) | sed "s/-D/,#define /g" | tr , '\n' | sed "/^$$/d" > $(target).config
 | 
			
		||||
	@echo "Generating $(target).creator"
 | 
			
		||||
	$(QUIET)echo "[GENERAL]" > $(target).creator
 | 
			
		||||
 | 
			
		||||
-include $(CFILES:%.c=$(OBJDIR)/%.c.d) $(ASFILES:%.S=$(OBJDIR)/%.S.d)
 | 
			
		||||
							
								
								
									
										1757
									
								
								include/cmsis/core_cm4.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										1757
									
								
								include/cmsis/core_cm4.h
									
									
									
									
									
										Normal file
									
								
							
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
							
								
								
									
										649
									
								
								include/cmsis/core_cm4_simd.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										649
									
								
								include/cmsis/core_cm4_simd.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,649 @@
 | 
			
		||||
/**************************************************************************//**
 | 
			
		||||
 * @file     core_cm4_simd.h
 | 
			
		||||
 * @brief    CMSIS Cortex-M4 SIMD Header File
 | 
			
		||||
 * @version  V3.01
 | 
			
		||||
 * @date     06. March 2012
 | 
			
		||||
 *
 | 
			
		||||
 * @note
 | 
			
		||||
 * Copyright (C) 2010-2012 ARM Limited. All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * ARM Limited (ARM) is supplying this software for use with Cortex-M
 | 
			
		||||
 * processor based microcontrollers.  This file can be freely distributed
 | 
			
		||||
 * within development tools that are supporting such ARM based processors.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * THIS SOFTWARE IS PROVIDED "AS IS".  NO WARRANTIES, WHETHER EXPRESS, IMPLIED
 | 
			
		||||
 * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
 | 
			
		||||
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
 | 
			
		||||
 * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
 | 
			
		||||
 * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************/
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
 extern "C" {
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#ifndef __CORE_CM4_SIMD_H
 | 
			
		||||
#define __CORE_CM4_SIMD_H
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*******************************************************************************
 | 
			
		||||
 *                Hardware Abstraction Layer
 | 
			
		||||
 ******************************************************************************/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* ###################  Compiler specific Intrinsics  ########################### */
 | 
			
		||||
/** \defgroup CMSIS_SIMD_intrinsics CMSIS SIMD Intrinsics
 | 
			
		||||
  Access to dedicated SIMD instructions
 | 
			
		||||
  @{
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#if   defined ( __CC_ARM ) /*------------------RealView Compiler -----------------*/
 | 
			
		||||
/* ARM armcc specific functions */
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
#define __SADD8                           __sadd8
 | 
			
		||||
#define __QADD8                           __qadd8
 | 
			
		||||
#define __SHADD8                          __shadd8
 | 
			
		||||
#define __UADD8                           __uadd8
 | 
			
		||||
#define __UQADD8                          __uqadd8
 | 
			
		||||
#define __UHADD8                          __uhadd8
 | 
			
		||||
#define __SSUB8                           __ssub8
 | 
			
		||||
#define __QSUB8                           __qsub8
 | 
			
		||||
#define __SHSUB8                          __shsub8
 | 
			
		||||
#define __USUB8                           __usub8
 | 
			
		||||
#define __UQSUB8                          __uqsub8
 | 
			
		||||
#define __UHSUB8                          __uhsub8
 | 
			
		||||
#define __SADD16                          __sadd16
 | 
			
		||||
#define __QADD16                          __qadd16
 | 
			
		||||
#define __SHADD16                         __shadd16
 | 
			
		||||
#define __UADD16                          __uadd16
 | 
			
		||||
#define __UQADD16                         __uqadd16
 | 
			
		||||
#define __UHADD16                         __uhadd16
 | 
			
		||||
#define __SSUB16                          __ssub16
 | 
			
		||||
#define __QSUB16                          __qsub16
 | 
			
		||||
#define __SHSUB16                         __shsub16
 | 
			
		||||
#define __USUB16                          __usub16
 | 
			
		||||
#define __UQSUB16                         __uqsub16
 | 
			
		||||
#define __UHSUB16                         __uhsub16
 | 
			
		||||
#define __SASX                            __sasx
 | 
			
		||||
#define __QASX                            __qasx
 | 
			
		||||
#define __SHASX                           __shasx
 | 
			
		||||
#define __UASX                            __uasx
 | 
			
		||||
#define __UQASX                           __uqasx
 | 
			
		||||
#define __UHASX                           __uhasx
 | 
			
		||||
#define __SSAX                            __ssax
 | 
			
		||||
#define __QSAX                            __qsax
 | 
			
		||||
#define __SHSAX                           __shsax
 | 
			
		||||
#define __USAX                            __usax
 | 
			
		||||
#define __UQSAX                           __uqsax
 | 
			
		||||
#define __UHSAX                           __uhsax
 | 
			
		||||
#define __USAD8                           __usad8
 | 
			
		||||
#define __USADA8                          __usada8
 | 
			
		||||
#define __SSAT16                          __ssat16
 | 
			
		||||
#define __USAT16                          __usat16
 | 
			
		||||
#define __UXTB16                          __uxtb16
 | 
			
		||||
#define __UXTAB16                         __uxtab16
 | 
			
		||||
#define __SXTB16                          __sxtb16
 | 
			
		||||
#define __SXTAB16                         __sxtab16
 | 
			
		||||
#define __SMUAD                           __smuad
 | 
			
		||||
#define __SMUADX                          __smuadx
 | 
			
		||||
#define __SMLAD                           __smlad
 | 
			
		||||
#define __SMLADX                          __smladx
 | 
			
		||||
#define __SMLALD                          __smlald
 | 
			
		||||
#define __SMLALDX                         __smlaldx
 | 
			
		||||
#define __SMUSD                           __smusd
 | 
			
		||||
#define __SMUSDX                          __smusdx
 | 
			
		||||
#define __SMLSD                           __smlsd
 | 
			
		||||
#define __SMLSDX                          __smlsdx
 | 
			
		||||
#define __SMLSLD                          __smlsld
 | 
			
		||||
#define __SMLSLDX                         __smlsldx
 | 
			
		||||
#define __SEL                             __sel
 | 
			
		||||
#define __QADD                            __qadd
 | 
			
		||||
#define __QSUB                            __qsub
 | 
			
		||||
 | 
			
		||||
#define __PKHBT(ARG1,ARG2,ARG3)          ( ((((uint32_t)(ARG1))          ) & 0x0000FFFFUL) |  \
 | 
			
		||||
                                           ((((uint32_t)(ARG2)) << (ARG3)) & 0xFFFF0000UL)  )
 | 
			
		||||
 | 
			
		||||
#define __PKHTB(ARG1,ARG2,ARG3)          ( ((((uint32_t)(ARG1))          ) & 0xFFFF0000UL) |  \
 | 
			
		||||
                                           ((((uint32_t)(ARG2)) >> (ARG3)) & 0x0000FFFFUL)  )
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __ICCARM__ ) /*------------------ ICC Compiler -------------------*/
 | 
			
		||||
/* IAR iccarm specific functions */
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
#include <cmsis_iar.h>
 | 
			
		||||
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TMS470__ ) /*---------------- TI CCS Compiler ------------------*/
 | 
			
		||||
/* TI CCS specific functions */
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
#include <cmsis_ccs.h>
 | 
			
		||||
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __GNUC__ ) /*------------------ GNU Compiler ---------------------*/
 | 
			
		||||
/* GNU gcc specific functions */
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHADD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("ssub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHSUB8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHADD16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("ssub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHSUB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHASX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("ssax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SHSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("shsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UQSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uqsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UHSAX(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uhsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USAD8(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usad8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __USADA8(uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("usada8 %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#define __SSAT16(ARG1,ARG2) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1); \
 | 
			
		||||
  __ASM ("ssat16 %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
#define __USAT16(ARG1,ARG2) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1); \
 | 
			
		||||
  __ASM ("usat16 %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UXTB16(uint32_t op1)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uxtb16 %0, %1" : "=r" (result) : "r" (op1));
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __UXTAB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("uxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SXTB16(uint32_t op1)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sxtb16 %0, %1" : "=r" (result) : "r" (op1));
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SXTAB16(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMUAD  (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smuad %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMUADX (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smuadx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMLAD (uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smlad %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMLADX (uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smladx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#define __SMLALD(ARG1,ARG2,ARG3) \
 | 
			
		||||
({ \
 | 
			
		||||
  uint32_t __ARG1 = (ARG1), __ARG2 = (ARG2), __ARG3_H = (uint32_t)((uint64_t)(ARG3) >> 32), __ARG3_L = (uint32_t)((uint64_t)(ARG3) & 0xFFFFFFFFUL); \
 | 
			
		||||
  __ASM volatile ("smlald %0, %1, %2, %3" : "=r" (__ARG3_L), "=r" (__ARG3_H) : "r" (__ARG1), "r" (__ARG2), "0" (__ARG3_L), "1" (__ARG3_H) ); \
 | 
			
		||||
  (uint64_t)(((uint64_t)__ARG3_H << 32) | __ARG3_L); \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
#define __SMLALDX(ARG1,ARG2,ARG3) \
 | 
			
		||||
({ \
 | 
			
		||||
  uint32_t __ARG1 = (ARG1), __ARG2 = (ARG2), __ARG3_H = (uint32_t)((uint64_t)(ARG3) >> 32), __ARG3_L = (uint32_t)((uint64_t)(ARG3) & 0xFFFFFFFFUL); \
 | 
			
		||||
  __ASM volatile ("smlaldx %0, %1, %2, %3" : "=r" (__ARG3_L), "=r" (__ARG3_H) : "r" (__ARG1), "r" (__ARG2), "0" (__ARG3_L), "1" (__ARG3_H) ); \
 | 
			
		||||
  (uint64_t)(((uint64_t)__ARG3_H << 32) | __ARG3_L); \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMUSD  (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smusd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMUSDX (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smusdx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMLSD (uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smlsd %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SMLSDX (uint32_t op1, uint32_t op2, uint32_t op3)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("smlsdx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#define __SMLSLD(ARG1,ARG2,ARG3) \
 | 
			
		||||
({ \
 | 
			
		||||
  uint32_t __ARG1 = (ARG1), __ARG2 = (ARG2), __ARG3_H = (uint32_t)((ARG3) >> 32), __ARG3_L = (uint32_t)((ARG3) & 0xFFFFFFFFUL); \
 | 
			
		||||
  __ASM volatile ("smlsld %0, %1, %2, %3" : "=r" (__ARG3_L), "=r" (__ARG3_H) : "r" (__ARG1), "r" (__ARG2), "0" (__ARG3_L), "1" (__ARG3_H) ); \
 | 
			
		||||
  (uint64_t)(((uint64_t)__ARG3_H << 32) | __ARG3_L); \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
#define __SMLSLDX(ARG1,ARG2,ARG3) \
 | 
			
		||||
({ \
 | 
			
		||||
  uint32_t __ARG1 = (ARG1), __ARG2 = (ARG2), __ARG3_H = (uint32_t)((ARG3) >> 32), __ARG3_L = (uint32_t)((ARG3) & 0xFFFFFFFFUL); \
 | 
			
		||||
  __ASM volatile ("smlsldx %0, %1, %2, %3" : "=r" (__ARG3_L), "=r" (__ARG3_H) : "r" (__ARG1), "r" (__ARG2), "0" (__ARG3_L), "1" (__ARG3_H) ); \
 | 
			
		||||
  (uint64_t)(((uint64_t)__ARG3_H << 32) | __ARG3_L); \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __SEL  (uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("sel %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QADD(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qadd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __QSUB(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("qsub %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#define __PKHBT(ARG1,ARG2,ARG3) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
 | 
			
		||||
  __ASM ("pkhbt %0, %1, %2, lsl %3" : "=r" (__RES) :  "r" (__ARG1), "r" (__ARG2), "I" (ARG3)  ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
#define __PKHTB(ARG1,ARG2,ARG3) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
 | 
			
		||||
  if (ARG3 == 0) \
 | 
			
		||||
    __ASM ("pkhtb %0, %1, %2" : "=r" (__RES) :  "r" (__ARG1), "r" (__ARG2)  ); \
 | 
			
		||||
  else \
 | 
			
		||||
    __ASM ("pkhtb %0, %1, %2, asr %3" : "=r" (__RES) :  "r" (__ARG1), "r" (__ARG2), "I" (ARG3)  ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TASKING__ ) /*------------------ TASKING Compiler --------------*/
 | 
			
		||||
/* TASKING carm specific functions */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*------ CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
/* not yet supported */
 | 
			
		||||
/*-- End CM4 SIMD Intrinsics -----------------------------------------------------*/
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/*@} end of group CMSIS_SIMD_intrinsics */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#endif /* __CORE_CM4_SIMD_H */
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
}
 | 
			
		||||
#endif
 | 
			
		||||
							
								
								
									
										616
									
								
								include/cmsis/core_cmFunc.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										616
									
								
								include/cmsis/core_cmFunc.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,616 @@
 | 
			
		||||
/**************************************************************************//**
 | 
			
		||||
 * @file     core_cmFunc.h
 | 
			
		||||
 * @brief    CMSIS Cortex-M Core Function Access Header File
 | 
			
		||||
 * @version  V3.01
 | 
			
		||||
 * @date     06. March 2012
 | 
			
		||||
 *
 | 
			
		||||
 * @note
 | 
			
		||||
 * Copyright (C) 2009-2012 ARM Limited. All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * ARM Limited (ARM) is supplying this software for use with Cortex-M
 | 
			
		||||
 * processor based microcontrollers.  This file can be freely distributed
 | 
			
		||||
 * within development tools that are supporting such ARM based processors.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * THIS SOFTWARE IS PROVIDED "AS IS".  NO WARRANTIES, WHETHER EXPRESS, IMPLIED
 | 
			
		||||
 * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
 | 
			
		||||
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
 | 
			
		||||
 * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
 | 
			
		||||
 * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************/
 | 
			
		||||
 | 
			
		||||
#ifndef __CORE_CMFUNC_H
 | 
			
		||||
#define __CORE_CMFUNC_H
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* ###########################  Core Function Access  ########################### */
 | 
			
		||||
/** \ingroup  CMSIS_Core_FunctionInterface
 | 
			
		||||
    \defgroup CMSIS_Core_RegAccFunctions CMSIS Core Register Access Functions
 | 
			
		||||
  @{
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#if   defined ( __CC_ARM ) /*------------------RealView Compiler -----------------*/
 | 
			
		||||
/* ARM armcc specific functions */
 | 
			
		||||
 | 
			
		||||
#if (__ARMCC_VERSION < 400677)
 | 
			
		||||
  #error "Please use ARM Compiler Toolchain V4.0.677 or later!"
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/* intrinsic void __enable_irq();     */
 | 
			
		||||
/* intrinsic void __disable_irq();    */
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Control Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the Control Register.
 | 
			
		||||
 | 
			
		||||
    \return               Control Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_CONTROL(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regControl         __ASM("control");
 | 
			
		||||
  return(__regControl);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Control Register
 | 
			
		||||
 | 
			
		||||
    This function writes the given value to the Control Register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    control  Control Register value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_CONTROL(uint32_t control)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regControl         __ASM("control");
 | 
			
		||||
  __regControl = control;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get IPSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the IPSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               IPSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_IPSR(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regIPSR          __ASM("ipsr");
 | 
			
		||||
  return(__regIPSR);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get APSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the APSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               APSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_APSR(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regAPSR          __ASM("apsr");
 | 
			
		||||
  return(__regAPSR);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get xPSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the xPSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               xPSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_xPSR(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regXPSR          __ASM("xpsr");
 | 
			
		||||
  return(__regXPSR);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Process Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Process Stack Pointer (PSP).
 | 
			
		||||
 | 
			
		||||
    \return               PSP Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_PSP(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regProcessStackPointer  __ASM("psp");
 | 
			
		||||
  return(__regProcessStackPointer);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Process Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Process Stack Pointer (PSP).
 | 
			
		||||
 | 
			
		||||
    \param [in]    topOfProcStack  Process Stack Pointer value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_PSP(uint32_t topOfProcStack)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regProcessStackPointer  __ASM("psp");
 | 
			
		||||
  __regProcessStackPointer = topOfProcStack;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Main Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Main Stack Pointer (MSP).
 | 
			
		||||
 | 
			
		||||
    \return               MSP Register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_MSP(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regMainStackPointer     __ASM("msp");
 | 
			
		||||
  return(__regMainStackPointer);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Main Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Main Stack Pointer (MSP).
 | 
			
		||||
 | 
			
		||||
    \param [in]    topOfMainStack  Main Stack Pointer value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_MSP(uint32_t topOfMainStack)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regMainStackPointer     __ASM("msp");
 | 
			
		||||
  __regMainStackPointer = topOfMainStack;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Priority Mask
 | 
			
		||||
 | 
			
		||||
    This function returns the current state of the priority mask bit from the Priority Mask Register.
 | 
			
		||||
 | 
			
		||||
    \return               Priority Mask value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_PRIMASK(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regPriMask         __ASM("primask");
 | 
			
		||||
  return(__regPriMask);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Priority Mask
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Priority Mask Register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    priMask  Priority Mask
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_PRIMASK(uint32_t priMask)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regPriMask         __ASM("primask");
 | 
			
		||||
  __regPriMask = (priMask);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M >= 0x03)
 | 
			
		||||
 | 
			
		||||
/** \brief  Enable FIQ
 | 
			
		||||
 | 
			
		||||
    This function enables FIQ interrupts by clearing the F-bit in the CPSR.
 | 
			
		||||
    Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
#define __enable_fault_irq                __enable_fiq
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Disable FIQ
 | 
			
		||||
 | 
			
		||||
    This function disables FIQ interrupts by setting the F-bit in the CPSR.
 | 
			
		||||
    Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
#define __disable_fault_irq               __disable_fiq
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Base Priority
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Base Priority register.
 | 
			
		||||
 | 
			
		||||
    \return               Base Priority register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t  __get_BASEPRI(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regBasePri         __ASM("basepri");
 | 
			
		||||
  return(__regBasePri);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Base Priority
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Base Priority register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    basePri  Base Priority value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_BASEPRI(uint32_t basePri)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regBasePri         __ASM("basepri");
 | 
			
		||||
  __regBasePri = (basePri & 0xff);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Fault Mask
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Fault Mask register.
 | 
			
		||||
 | 
			
		||||
    \return               Fault Mask register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_FAULTMASK(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regFaultMask       __ASM("faultmask");
 | 
			
		||||
  return(__regFaultMask);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Fault Mask
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Fault Mask register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    faultMask  Fault Mask value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_FAULTMASK(uint32_t faultMask)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t __regFaultMask       __ASM("faultmask");
 | 
			
		||||
  __regFaultMask = (faultMask & (uint32_t)1);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M >= 0x03) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M == 0x04)
 | 
			
		||||
 | 
			
		||||
/** \brief  Get FPSCR
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Floating Point Status/Control register.
 | 
			
		||||
 | 
			
		||||
    \return               Floating Point Status/Control register value
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE uint32_t __get_FPSCR(void)
 | 
			
		||||
{
 | 
			
		||||
#if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
  register uint32_t __regfpscr         __ASM("fpscr");
 | 
			
		||||
  return(__regfpscr);
 | 
			
		||||
#else
 | 
			
		||||
   return(0);
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set FPSCR
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Floating Point Status/Control register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    fpscr  Floating Point Status/Control value to set
 | 
			
		||||
 */
 | 
			
		||||
__STATIC_INLINE void __set_FPSCR(uint32_t fpscr)
 | 
			
		||||
{
 | 
			
		||||
#if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
  register uint32_t __regfpscr         __ASM("fpscr");
 | 
			
		||||
  __regfpscr = (fpscr);
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M == 0x04) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __ICCARM__ ) /*------------------ ICC Compiler -------------------*/
 | 
			
		||||
/* IAR iccarm specific functions */
 | 
			
		||||
 | 
			
		||||
#include <cmsis_iar.h>
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TMS470__ ) /*---------------- TI CCS Compiler ------------------*/
 | 
			
		||||
/* TI CCS specific functions */
 | 
			
		||||
 | 
			
		||||
#include <cmsis_ccs.h>
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __GNUC__ ) /*------------------ GNU Compiler ---------------------*/
 | 
			
		||||
/* GNU gcc specific functions */
 | 
			
		||||
 | 
			
		||||
/** \brief  Enable IRQ Interrupts
 | 
			
		||||
 | 
			
		||||
  This function enables IRQ interrupts by clearing the I-bit in the CPSR.
 | 
			
		||||
  Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __enable_irq(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("cpsie i");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Disable IRQ Interrupts
 | 
			
		||||
 | 
			
		||||
  This function disables IRQ interrupts by setting the I-bit in the CPSR.
 | 
			
		||||
  Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __disable_irq(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("cpsid i");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Control Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the Control Register.
 | 
			
		||||
 | 
			
		||||
    \return               Control Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_CONTROL(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, control" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Control Register
 | 
			
		||||
 | 
			
		||||
    This function writes the given value to the Control Register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    control  Control Register value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_CONTROL(uint32_t control)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR control, %0" : : "r" (control) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get IPSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the IPSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               IPSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_IPSR(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, ipsr" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get APSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the APSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               APSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_APSR(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, apsr" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get xPSR Register
 | 
			
		||||
 | 
			
		||||
    This function returns the content of the xPSR Register.
 | 
			
		||||
 | 
			
		||||
    \return               xPSR Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_xPSR(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, xpsr" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Process Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Process Stack Pointer (PSP).
 | 
			
		||||
 | 
			
		||||
    \return               PSP Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_PSP(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, psp\n"  : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Process Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Process Stack Pointer (PSP).
 | 
			
		||||
 | 
			
		||||
    \param [in]    topOfProcStack  Process Stack Pointer value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_PSP(uint32_t topOfProcStack)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR psp, %0\n" : : "r" (topOfProcStack) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Main Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Main Stack Pointer (MSP).
 | 
			
		||||
 | 
			
		||||
    \return               MSP Register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_MSP(void)
 | 
			
		||||
{
 | 
			
		||||
  register uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, msp\n" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Main Stack Pointer
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Main Stack Pointer (MSP).
 | 
			
		||||
 | 
			
		||||
    \param [in]    topOfMainStack  Main Stack Pointer value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_MSP(uint32_t topOfMainStack)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR msp, %0\n" : : "r" (topOfMainStack) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Priority Mask
 | 
			
		||||
 | 
			
		||||
    This function returns the current state of the priority mask bit from the Priority Mask Register.
 | 
			
		||||
 | 
			
		||||
    \return               Priority Mask value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_PRIMASK(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, primask" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Priority Mask
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Priority Mask Register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    priMask  Priority Mask
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_PRIMASK(uint32_t priMask)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR primask, %0" : : "r" (priMask) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M >= 0x03)
 | 
			
		||||
 | 
			
		||||
/** \brief  Enable FIQ
 | 
			
		||||
 | 
			
		||||
    This function enables FIQ interrupts by clearing the F-bit in the CPSR.
 | 
			
		||||
    Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __enable_fault_irq(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("cpsie f");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Disable FIQ
 | 
			
		||||
 | 
			
		||||
    This function disables FIQ interrupts by setting the F-bit in the CPSR.
 | 
			
		||||
    Can only be executed in Privileged modes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __disable_fault_irq(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("cpsid f");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Base Priority
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Base Priority register.
 | 
			
		||||
 | 
			
		||||
    \return               Base Priority register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_BASEPRI(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, basepri_max" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Base Priority
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Base Priority register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    basePri  Base Priority value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_BASEPRI(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR basepri, %0" : : "r" (value) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Get Fault Mask
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Fault Mask register.
 | 
			
		||||
 | 
			
		||||
    \return               Fault Mask register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_FAULTMASK(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("MRS %0, faultmask" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set Fault Mask
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Fault Mask register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    faultMask  Fault Mask value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_FAULTMASK(uint32_t faultMask)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("MSR faultmask, %0" : : "r" (faultMask) );
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M >= 0x03) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M == 0x04)
 | 
			
		||||
 | 
			
		||||
/** \brief  Get FPSCR
 | 
			
		||||
 | 
			
		||||
    This function returns the current value of the Floating Point Status/Control register.
 | 
			
		||||
 | 
			
		||||
    \return               Floating Point Status/Control register value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __get_FPSCR(void)
 | 
			
		||||
{
 | 
			
		||||
#if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("VMRS %0, fpscr" : "=r" (result) );
 | 
			
		||||
  return(result);
 | 
			
		||||
#else
 | 
			
		||||
   return(0);
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Set FPSCR
 | 
			
		||||
 | 
			
		||||
    This function assigns the given value to the Floating Point Status/Control register.
 | 
			
		||||
 | 
			
		||||
    \param [in]    fpscr  Floating Point Status/Control value to set
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __set_FPSCR(uint32_t fpscr)
 | 
			
		||||
{
 | 
			
		||||
#if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
  __ASM volatile ("VMSR fpscr, %0" : : "r" (fpscr) );
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M == 0x04) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TASKING__ ) /*------------------ TASKING Compiler --------------*/
 | 
			
		||||
/* TASKING carm specific functions */
 | 
			
		||||
 | 
			
		||||
/*
 | 
			
		||||
 * The CMSIS functions have been implemented as intrinsics in the compiler.
 | 
			
		||||
 * Please use "carm -?i" to get an up to date list of all instrinsics,
 | 
			
		||||
 * Including the CMSIS ones.
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/*@} end of CMSIS_Core_RegAccFunctions */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#endif /* __CORE_CMFUNC_H */
 | 
			
		||||
							
								
								
									
										618
									
								
								include/cmsis/core_cmInstr.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										618
									
								
								include/cmsis/core_cmInstr.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,618 @@
 | 
			
		||||
/**************************************************************************//**
 | 
			
		||||
 * @file     core_cmInstr.h
 | 
			
		||||
 * @brief    CMSIS Cortex-M Core Instruction Access Header File
 | 
			
		||||
 * @version  V3.01
 | 
			
		||||
 * @date     06. March 2012
 | 
			
		||||
 *
 | 
			
		||||
 * @note
 | 
			
		||||
 * Copyright (C) 2009-2012 ARM Limited. All rights reserved.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * ARM Limited (ARM) is supplying this software for use with Cortex-M
 | 
			
		||||
 * processor based microcontrollers.  This file can be freely distributed
 | 
			
		||||
 * within development tools that are supporting such ARM based processors.
 | 
			
		||||
 *
 | 
			
		||||
 * @par
 | 
			
		||||
 * THIS SOFTWARE IS PROVIDED "AS IS".  NO WARRANTIES, WHETHER EXPRESS, IMPLIED
 | 
			
		||||
 * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
 | 
			
		||||
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
 | 
			
		||||
 * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
 | 
			
		||||
 * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
 | 
			
		||||
 *
 | 
			
		||||
 ******************************************************************************/
 | 
			
		||||
 | 
			
		||||
#ifndef __CORE_CMINSTR_H
 | 
			
		||||
#define __CORE_CMINSTR_H
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* ##########################  Core Instruction Access  ######################### */
 | 
			
		||||
/** \defgroup CMSIS_Core_InstructionInterface CMSIS Core Instruction Interface
 | 
			
		||||
  Access to dedicated instructions
 | 
			
		||||
  @{
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#if   defined ( __CC_ARM ) /*------------------RealView Compiler -----------------*/
 | 
			
		||||
/* ARM armcc specific functions */
 | 
			
		||||
 | 
			
		||||
#if (__ARMCC_VERSION < 400677)
 | 
			
		||||
  #error "Please use ARM Compiler Toolchain V4.0.677 or later!"
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  No Operation
 | 
			
		||||
 | 
			
		||||
    No Operation does nothing. This instruction can be used for code alignment purposes.
 | 
			
		||||
 */
 | 
			
		||||
#define __NOP                             __nop
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Wait For Interrupt
 | 
			
		||||
 | 
			
		||||
    Wait For Interrupt is a hint instruction that suspends execution
 | 
			
		||||
    until one of a number of events occurs.
 | 
			
		||||
 */
 | 
			
		||||
#define __WFI                             __wfi
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Wait For Event
 | 
			
		||||
 | 
			
		||||
    Wait For Event is a hint instruction that permits the processor to enter
 | 
			
		||||
    a low-power state until one of a number of events occurs.
 | 
			
		||||
 */
 | 
			
		||||
#define __WFE                             __wfe
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Send Event
 | 
			
		||||
 | 
			
		||||
    Send Event is a hint instruction. It causes an event to be signaled to the CPU.
 | 
			
		||||
 */
 | 
			
		||||
#define __SEV                             __sev
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Instruction Synchronization Barrier
 | 
			
		||||
 | 
			
		||||
    Instruction Synchronization Barrier flushes the pipeline in the processor,
 | 
			
		||||
    so that all instructions following the ISB are fetched from cache or
 | 
			
		||||
    memory, after the instruction has been completed.
 | 
			
		||||
 */
 | 
			
		||||
#define __ISB()                           __isb(0xF)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Data Synchronization Barrier
 | 
			
		||||
 | 
			
		||||
    This function acts as a special kind of Data Memory Barrier.
 | 
			
		||||
    It completes when all explicit memory accesses before this instruction complete.
 | 
			
		||||
 */
 | 
			
		||||
#define __DSB()                           __dsb(0xF)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Data Memory Barrier
 | 
			
		||||
 | 
			
		||||
    This function ensures the apparent order of the explicit memory operations before
 | 
			
		||||
    and after the instruction, without ensuring their completion.
 | 
			
		||||
 */
 | 
			
		||||
#define __DMB()                           __dmb(0xF)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in integer value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
#define __REV                             __rev
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in two unsigned short values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__((section(".rev16_text"))) __STATIC_INLINE __ASM uint32_t __REV16(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  rev16 r0, r0
 | 
			
		||||
  bx lr
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order in signed short value
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in a signed short value with sign extension to integer.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__((section(".revsh_text"))) __STATIC_INLINE __ASM int32_t __REVSH(int32_t value)
 | 
			
		||||
{
 | 
			
		||||
  revsh r0, r0
 | 
			
		||||
  bx lr
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Rotate Right in unsigned value (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to rotate
 | 
			
		||||
    \param [in]    value  Number of Bits to rotate
 | 
			
		||||
    \return               Rotated value
 | 
			
		||||
 */
 | 
			
		||||
#define __ROR                             __ror
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M >= 0x03)
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse bit order of value
 | 
			
		||||
 | 
			
		||||
    This function reverses the bit order of the given value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
#define __RBIT                            __rbit
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (8 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 8 bit value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return             value of type uint8_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
#define __LDREXB(ptr)                     ((uint8_t ) __ldrex(ptr))
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 16 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return        value of type uint16_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
#define __LDREXH(ptr)                     ((uint16_t) __ldrex(ptr))
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 32 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return        value of type uint32_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
#define __LDREXW(ptr)                     ((uint32_t ) __ldrex(ptr))
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (8 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 8 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
#define __STREXB(value, ptr)              __strex(value, ptr)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 16 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
#define __STREXH(value, ptr)              __strex(value, ptr)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 32 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
#define __STREXW(value, ptr)              __strex(value, ptr)
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Remove the exclusive lock
 | 
			
		||||
 | 
			
		||||
    This function removes the exclusive lock which is created by LDREX.
 | 
			
		||||
 | 
			
		||||
 */
 | 
			
		||||
#define __CLREX                           __clrex
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Signed Saturate
 | 
			
		||||
 | 
			
		||||
    This function saturates a signed value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to be saturated
 | 
			
		||||
    \param [in]    sat  Bit position to saturate to (1..32)
 | 
			
		||||
    \return             Saturated value
 | 
			
		||||
 */
 | 
			
		||||
#define __SSAT                            __ssat
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Unsigned Saturate
 | 
			
		||||
 | 
			
		||||
    This function saturates an unsigned value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to be saturated
 | 
			
		||||
    \param [in]    sat  Bit position to saturate to (0..31)
 | 
			
		||||
    \return             Saturated value
 | 
			
		||||
 */
 | 
			
		||||
#define __USAT                            __usat
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Count leading zeros
 | 
			
		||||
 | 
			
		||||
    This function counts the number of leading zeros of a data value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to count the leading zeros
 | 
			
		||||
    \return             number of leading zeros in value
 | 
			
		||||
 */
 | 
			
		||||
#define __CLZ                             __clz
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M >= 0x03) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __ICCARM__ ) /*------------------ ICC Compiler -------------------*/
 | 
			
		||||
/* IAR iccarm specific functions */
 | 
			
		||||
 | 
			
		||||
#include <cmsis_iar.h>
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TMS470__ ) /*---------------- TI CCS Compiler ------------------*/
 | 
			
		||||
/* TI CCS specific functions */
 | 
			
		||||
 | 
			
		||||
#include <cmsis_ccs.h>
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __GNUC__ ) /*------------------ GNU Compiler ---------------------*/
 | 
			
		||||
/* GNU gcc specific functions */
 | 
			
		||||
 | 
			
		||||
/** \brief  No Operation
 | 
			
		||||
 | 
			
		||||
    No Operation does nothing. This instruction can be used for code alignment purposes.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __NOP(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("nop");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Wait For Interrupt
 | 
			
		||||
 | 
			
		||||
    Wait For Interrupt is a hint instruction that suspends execution
 | 
			
		||||
    until one of a number of events occurs.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __WFI(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("wfi");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Wait For Event
 | 
			
		||||
 | 
			
		||||
    Wait For Event is a hint instruction that permits the processor to enter
 | 
			
		||||
    a low-power state until one of a number of events occurs.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __WFE(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("wfe");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Send Event
 | 
			
		||||
 | 
			
		||||
    Send Event is a hint instruction. It causes an event to be signaled to the CPU.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __SEV(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("sev");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Instruction Synchronization Barrier
 | 
			
		||||
 | 
			
		||||
    Instruction Synchronization Barrier flushes the pipeline in the processor,
 | 
			
		||||
    so that all instructions following the ISB are fetched from cache or
 | 
			
		||||
    memory, after the instruction has been completed.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __ISB(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("isb");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Data Synchronization Barrier
 | 
			
		||||
 | 
			
		||||
    This function acts as a special kind of Data Memory Barrier.
 | 
			
		||||
    It completes when all explicit memory accesses before this instruction complete.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __DSB(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("dsb");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Data Memory Barrier
 | 
			
		||||
 | 
			
		||||
    This function ensures the apparent order of the explicit memory operations before
 | 
			
		||||
    and after the instruction, without ensuring their completion.
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __DMB(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("dmb");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in integer value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __REV(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("rev %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in two unsigned short values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __REV16(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("rev16 %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse byte order in signed short value
 | 
			
		||||
 | 
			
		||||
    This function reverses the byte order in a signed short value with sign extension to integer.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE int32_t __REVSH(int32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("revsh %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Rotate Right in unsigned value (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to rotate
 | 
			
		||||
    \param [in]    value  Number of Bits to rotate
 | 
			
		||||
    \return               Rotated value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __ROR(uint32_t op1, uint32_t op2)
 | 
			
		||||
{
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("ror %0, %0, %1" : "+r" (op1) : "r" (op2) );
 | 
			
		||||
  return(op1);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#if       (__CORTEX_M >= 0x03)
 | 
			
		||||
 | 
			
		||||
/** \brief  Reverse bit order of value
 | 
			
		||||
 | 
			
		||||
    This function reverses the bit order of the given value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    value  Value to reverse
 | 
			
		||||
    \return               Reversed value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __RBIT(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("rbit %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (8 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 8 bit value.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return             value of type uint8_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint8_t __LDREXB(volatile uint8_t *addr)
 | 
			
		||||
{
 | 
			
		||||
    uint8_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("ldrexb %0, [%1]" : "=r" (result) : "r" (addr) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 16 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return        value of type uint16_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint16_t __LDREXH(volatile uint16_t *addr)
 | 
			
		||||
{
 | 
			
		||||
    uint16_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("ldrexh %0, [%1]" : "=r" (result) : "r" (addr) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  LDR Exclusive (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive LDR command for 32 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]    ptr  Pointer to data
 | 
			
		||||
    \return        value of type uint32_t at (*ptr)
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __LDREXW(volatile uint32_t *addr)
 | 
			
		||||
{
 | 
			
		||||
    uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("ldrex %0, [%1]" : "=r" (result) : "r" (addr) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (8 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 8 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXB(uint8_t value, volatile uint8_t *addr)
 | 
			
		||||
{
 | 
			
		||||
   uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("strexb %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (16 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 16 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXH(uint16_t value, volatile uint16_t *addr)
 | 
			
		||||
{
 | 
			
		||||
   uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("strexh %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  STR Exclusive (32 bit)
 | 
			
		||||
 | 
			
		||||
    This function performs a exclusive STR command for 32 bit values.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to store
 | 
			
		||||
    \param [in]    ptr  Pointer to location
 | 
			
		||||
    \return          0  Function succeeded
 | 
			
		||||
    \return          1  Function failed
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint32_t __STREXW(uint32_t value, volatile uint32_t *addr)
 | 
			
		||||
{
 | 
			
		||||
   uint32_t result;
 | 
			
		||||
 | 
			
		||||
   __ASM volatile ("strex %0, %2, [%1]" : "=&r" (result) : "r" (addr), "r" (value) );
 | 
			
		||||
   return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Remove the exclusive lock
 | 
			
		||||
 | 
			
		||||
    This function removes the exclusive lock which is created by LDREX.
 | 
			
		||||
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE void __CLREX(void)
 | 
			
		||||
{
 | 
			
		||||
  __ASM volatile ("clrex");
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Signed Saturate
 | 
			
		||||
 | 
			
		||||
    This function saturates a signed value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to be saturated
 | 
			
		||||
    \param [in]    sat  Bit position to saturate to (1..32)
 | 
			
		||||
    \return             Saturated value
 | 
			
		||||
 */
 | 
			
		||||
#define __SSAT(ARG1,ARG2) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1); \
 | 
			
		||||
  __ASM ("ssat %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Unsigned Saturate
 | 
			
		||||
 | 
			
		||||
    This function saturates an unsigned value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to be saturated
 | 
			
		||||
    \param [in]    sat  Bit position to saturate to (0..31)
 | 
			
		||||
    \return             Saturated value
 | 
			
		||||
 */
 | 
			
		||||
#define __USAT(ARG1,ARG2) \
 | 
			
		||||
({                          \
 | 
			
		||||
  uint32_t __RES, __ARG1 = (ARG1); \
 | 
			
		||||
  __ASM ("usat %0, %1, %2" : "=r" (__RES) :  "I" (ARG2), "r" (__ARG1) ); \
 | 
			
		||||
  __RES; \
 | 
			
		||||
 })
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** \brief  Count leading zeros
 | 
			
		||||
 | 
			
		||||
    This function counts the number of leading zeros of a data value.
 | 
			
		||||
 | 
			
		||||
    \param [in]  value  Value to count the leading zeros
 | 
			
		||||
    \return             number of leading zeros in value
 | 
			
		||||
 */
 | 
			
		||||
__attribute__( ( always_inline ) ) __STATIC_INLINE uint8_t __CLZ(uint32_t value)
 | 
			
		||||
{
 | 
			
		||||
  uint8_t result;
 | 
			
		||||
 | 
			
		||||
  __ASM volatile ("clz %0, %1" : "=r" (result) : "r" (value) );
 | 
			
		||||
  return(result);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
#endif /* (__CORTEX_M >= 0x03) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#elif defined ( __TASKING__ ) /*------------------ TASKING Compiler --------------*/
 | 
			
		||||
/* TASKING carm specific functions */
 | 
			
		||||
 | 
			
		||||
/*
 | 
			
		||||
 * The CMSIS functions have been implemented as intrinsics in the compiler.
 | 
			
		||||
 * Please use "carm -?i" to get an up to date list of all intrinsics,
 | 
			
		||||
 * Including the CMSIS ones.
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/*@}*/ /* end of group CMSIS_Core_InstructionInterface */
 | 
			
		||||
 | 
			
		||||
#endif /* __CORE_CMINSTR_H */
 | 
			
		||||
							
								
								
									
										99
									
								
								include/setup/system_stm32f4xx.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										99
									
								
								include/setup/system_stm32f4xx.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,99 @@
 | 
			
		||||
/**
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  * @file    system_stm32f4xx.h
 | 
			
		||||
  * @author  MCD Application Team
 | 
			
		||||
  * @version V1.0.0
 | 
			
		||||
  * @date    30-September-2011
 | 
			
		||||
  * @brief   CMSIS Cortex-M4 Device System Source File for STM32F4xx devices.  
 | 
			
		||||
  ******************************************************************************  
 | 
			
		||||
  * @attention
 | 
			
		||||
  *
 | 
			
		||||
  * THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
 | 
			
		||||
  * WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
 | 
			
		||||
  * TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
 | 
			
		||||
  * DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
 | 
			
		||||
  * FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
 | 
			
		||||
  * CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
 | 
			
		||||
  *
 | 
			
		||||
  * <h2><center>© COPYRIGHT 2011 STMicroelectronics</center></h2>
 | 
			
		||||
  ******************************************************************************  
 | 
			
		||||
  */ 
 | 
			
		||||
 | 
			
		||||
/** @addtogroup CMSIS
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup stm32f4xx_system
 | 
			
		||||
  * @{
 | 
			
		||||
  */  
 | 
			
		||||
  
 | 
			
		||||
/**
 | 
			
		||||
  * @brief Define to prevent recursive inclusion
 | 
			
		||||
  */
 | 
			
		||||
#ifndef __SYSTEM_STM32F4XX_H
 | 
			
		||||
#define __SYSTEM_STM32F4XX_H
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
 extern "C" {
 | 
			
		||||
#endif 
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Includes
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Exported_types
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
extern uint32_t SystemCoreClock;          /*!< System Clock Frequency (Core Clock) */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Exported_Constants
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Exported_Macros
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Exported_Functions
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
  
 | 
			
		||||
extern void SystemInit(void);
 | 
			
		||||
extern void SystemCoreClockUpdate(void);
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
}
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#endif /*__SYSTEM_STM32F4XX_H */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
  
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */  
 | 
			
		||||
/******************* (C) COPYRIGHT 2011 STMicroelectronics *****END OF FILE****/
 | 
			
		||||
							
								
								
									
										8046
									
								
								include/stm32/stm32f407xx.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										8046
									
								
								include/stm32/stm32f407xx.h
									
									
									
									
									
										Normal file
									
								
							
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
							
								
								
									
										254
									
								
								include/stm32/stm32f4xx.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										254
									
								
								include/stm32/stm32f4xx.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,254 @@
 | 
			
		||||
/**
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  * @file    stm32f4xx.h
 | 
			
		||||
  * @author  MCD Application Team
 | 
			
		||||
  * @version V2.2.0
 | 
			
		||||
  * @date    15-December-2014
 | 
			
		||||
  * @brief   CMSIS STM32F4xx Device Peripheral Access Layer Header File.           
 | 
			
		||||
  *            
 | 
			
		||||
  *          The file is the unique include file that the application programmer
 | 
			
		||||
  *          is using in the C source code, usually in main.c. This file contains:
 | 
			
		||||
  *           - Configuration section that allows to select:
 | 
			
		||||
  *              - The STM32F4xx device used in the target application
 | 
			
		||||
  *              - To use or not the peripheral<61>s drivers in application code(i.e. 
 | 
			
		||||
  *                code will be based on direct access to peripheral<61>s registers 
 | 
			
		||||
  *                rather than drivers API), this option is controlled by 
 | 
			
		||||
  *                "#define USE_HAL_DRIVER"
 | 
			
		||||
  *  
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  * @attention
 | 
			
		||||
  *
 | 
			
		||||
  * <h2><center>© COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
 | 
			
		||||
  *
 | 
			
		||||
  * Redistribution and use in source and binary forms, with or without modification,
 | 
			
		||||
  * are permitted provided that the following conditions are met:
 | 
			
		||||
  *   1. Redistributions of source code must retain the above copyright notice,
 | 
			
		||||
  *      this list of conditions and the following disclaimer.
 | 
			
		||||
  *   2. Redistributions in binary form must reproduce the above copyright notice,
 | 
			
		||||
  *      this list of conditions and the following disclaimer in the documentation
 | 
			
		||||
  *      and/or other materials provided with the distribution.
 | 
			
		||||
  *   3. Neither the name of STMicroelectronics nor the names of its contributors
 | 
			
		||||
  *      may be used to endorse or promote products derived from this software
 | 
			
		||||
  *      without specific prior written permission.
 | 
			
		||||
  *
 | 
			
		||||
  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 | 
			
		||||
  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 | 
			
		||||
  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 | 
			
		||||
  * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
 | 
			
		||||
  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
 | 
			
		||||
  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
 | 
			
		||||
  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
 | 
			
		||||
  * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
 | 
			
		||||
  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 | 
			
		||||
  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 | 
			
		||||
  *
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup CMSIS
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup stm32f4xx
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
    
 | 
			
		||||
#ifndef __STM32F4xx_H
 | 
			
		||||
#define __STM32F4xx_H
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
 extern "C" {
 | 
			
		||||
#endif /* __cplusplus */
 | 
			
		||||
   
 | 
			
		||||
/** @addtogroup Library_configuration_section
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
 * @brief In the following line adjust the value of External High Speed oscillator (HSE)
 | 
			
		||||
   used in your application 
 | 
			
		||||
   
 | 
			
		||||
   Tip: To avoid modifying this file each time you need to use different HSE, you
 | 
			
		||||
        can define the HSE value in your toolchain compiler preprocessor.
 | 
			
		||||
  */           
 | 
			
		||||
 | 
			
		||||
#if !defined  (HSE_VALUE) 
 | 
			
		||||
  #define HSE_VALUE    ((uint32_t)8000000) /*!< Value of the External oscillator in Hz */
 | 
			
		||||
#endif /* HSE_VALUE */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
 * @brief In the following line adjust the External High Speed oscillator (HSE) Startup 
 | 
			
		||||
   Timeout value 
 | 
			
		||||
   */
 | 
			
		||||
#if !defined  (HSE_STARTUP_TIMEOUT) 
 | 
			
		||||
  #define HSE_STARTUP_TIMEOUT    ((uint16_t)0x0500)   /*!< Time out for HSE start up */
 | 
			
		||||
#endif /* HSE_STARTUP_TIMEOUT */   
 | 
			
		||||
 | 
			
		||||
#if !defined  (HSI_VALUE)   
 | 
			
		||||
  #define HSI_VALUE    ((uint32_t)16000000) /*!< Value of the Internal oscillator in Hz*/
 | 
			
		||||
#endif /* HSI_VALUE */ 
 | 
			
		||||
 | 
			
		||||
  
 | 
			
		||||
/**
 | 
			
		||||
  * @brief STM32 Family
 | 
			
		||||
  */
 | 
			
		||||
#if !defined  (STM32F4)
 | 
			
		||||
#define STM32F4
 | 
			
		||||
#endif /* STM32F4 */
 | 
			
		||||
 | 
			
		||||
/* Uncomment the line below according to the target STM32 device used in your
 | 
			
		||||
   application 
 | 
			
		||||
  */
 | 
			
		||||
#if !defined (STM32F405xx) && !defined (STM32F415xx) && !defined (STM32F407xx) && !defined (STM32F417xx) && \
 | 
			
		||||
    !defined (STM32F427xx) && !defined (STM32F437xx) && !defined (STM32F429xx) && !defined (STM32F439xx) && \
 | 
			
		||||
    !defined (STM32F401xC) && !defined (STM32F401xE) && !defined (STM32F411xE)
 | 
			
		||||
  /* #define STM32F405xx */   /*!< STM32F405RG, STM32F405VG and STM32F405ZG Devices */
 | 
			
		||||
  /* #define STM32F415xx */   /*!< STM32F415RG, STM32F415VG and STM32F415ZG Devices */
 | 
			
		||||
  /* #define STM32F407xx */   /*!< STM32F407VG, STM32F407VE, STM32F407ZG, STM32F407ZE, STM32F407IG  and STM32F407IE Devices */
 | 
			
		||||
  /* #define STM32F417xx */   /*!< STM32F417VG, STM32F417VE, STM32F417ZG, STM32F417ZE, STM32F417IG and STM32F417IE Devices */
 | 
			
		||||
  /* #define STM32F427xx */   /*!< STM32F427VG, STM32F427VI, STM32F427ZG, STM32F427ZI, STM32F427IG and STM32F427II Devices */
 | 
			
		||||
  /* #define STM32F437xx */   /*!< STM32F437VG, STM32F437VI, STM32F437ZG, STM32F437ZI, STM32F437IG and STM32F437II Devices */
 | 
			
		||||
  /* #define STM32F429xx */   /*!< STM32F429VG, STM32F429VI, STM32F429ZG, STM32F429ZI, STM32F429BG, STM32F429BI, STM32F429NG, 
 | 
			
		||||
                                   STM32F439NI, STM32F429IG  and STM32F429II Devices */
 | 
			
		||||
  /* #define STM32F439xx */   /*!< STM32F439VG, STM32F439VI, STM32F439ZG, STM32F439ZI, STM32F439BG, STM32F439BI, STM32F439NG, 
 | 
			
		||||
                                   STM32F439NI, STM32F439IG and STM32F439II Devices */
 | 
			
		||||
  /* #define STM32F401xC */   /*!< STM32F401CB, STM32F401CC, STM32F401RB, STM32F401RC, STM32F401VB and STM32F401VC Devices */
 | 
			
		||||
  /* #define STM32F401xE */   /*!< STM32F401CD, STM32F401RD, STM32F401VD, STM32F401CE, STM32F401RE and STM32F401VE Devices */
 | 
			
		||||
  /* #define STM32F411xE */   /*!< STM32F411CD, STM32F411RD, STM32F411VD, STM32F411CE, STM32F411RE and STM32F411VE Devices */     
 | 
			
		||||
#endif
 | 
			
		||||
   
 | 
			
		||||
/*  Tip: To avoid modifying this file each time you need to switch between these
 | 
			
		||||
        devices, you can define the device in your toolchain compiler preprocessor.
 | 
			
		||||
  */
 | 
			
		||||
#if !defined  (USE_HAL_DRIVER)
 | 
			
		||||
/**
 | 
			
		||||
 * @brief Comment the line below if you will not use the peripherals drivers.
 | 
			
		||||
   In this case, these drivers will not be included and the application code will 
 | 
			
		||||
   be based on direct access to peripherals registers 
 | 
			
		||||
   */
 | 
			
		||||
  /*#define USE_HAL_DRIVER */
 | 
			
		||||
#endif /* USE_HAL_DRIVER */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @brief CMSIS Device version number V2.2.0
 | 
			
		||||
  */
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION_MAIN   (0x02) /*!< [31:24] main version */                                  
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION_SUB1   (0x02) /*!< [23:16] sub1 version */
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION_SUB2   (0x00) /*!< [15:8]  sub2 version */
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION_RC     (0x00) /*!< [7:0]  release candidate */ 
 | 
			
		||||
#define __STM32F4xx_CMSIS_DEVICE_VERSION        ((__STM32F4xx_CMSIS_DEVICE_VERSION_MAIN << 24)\
 | 
			
		||||
                                                |(__STM32F4xx_CMSIS_DEVICE_VERSION_SUB1 << 16)\
 | 
			
		||||
                                                |(__STM32F4xx_CMSIS_DEVICE_VERSION_SUB2 << 8 )\
 | 
			
		||||
                                                |(__STM32F4xx_CMSIS_DEVICE_VERSION))
 | 
			
		||||
                                             
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup Device_Included
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
#if defined(STM32F405xx)
 | 
			
		||||
  #include "stm32f405xx.h"
 | 
			
		||||
#elif defined(STM32F415xx)
 | 
			
		||||
  #include "stm32f415xx.h"
 | 
			
		||||
#elif defined(STM32F407xx)
 | 
			
		||||
  #include "stm32f407xx.h"
 | 
			
		||||
#elif defined(STM32F417xx)
 | 
			
		||||
  #include "stm32f417xx.h"
 | 
			
		||||
#elif defined(STM32F427xx)
 | 
			
		||||
  #include "stm32f427xx.h"
 | 
			
		||||
#elif defined(STM32F437xx)
 | 
			
		||||
  #include "stm32f437xx.h"
 | 
			
		||||
#elif defined(STM32F429xx)
 | 
			
		||||
  #include "stm32f429xx.h"
 | 
			
		||||
#elif defined(STM32F439xx)
 | 
			
		||||
  #include "stm32f439xx.h"
 | 
			
		||||
#elif defined(STM32F401xC)
 | 
			
		||||
  #include "stm32f401xc.h"
 | 
			
		||||
#elif defined(STM32F401xE)
 | 
			
		||||
  #include "stm32f401xe.h"
 | 
			
		||||
#elif defined(STM32F411xE)
 | 
			
		||||
  #include "stm32f411xe.h"
 | 
			
		||||
#else
 | 
			
		||||
 #error "Please select first the target STM32F4xx device used in your application (in stm32f4xx.h file)"
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup Exported_types
 | 
			
		||||
  * @{
 | 
			
		||||
  */ 
 | 
			
		||||
typedef enum 
 | 
			
		||||
{
 | 
			
		||||
  RESET = 0, 
 | 
			
		||||
  SET = !RESET
 | 
			
		||||
} FlagStatus, ITStatus;
 | 
			
		||||
 | 
			
		||||
typedef enum 
 | 
			
		||||
{
 | 
			
		||||
  DISABLE = 0, 
 | 
			
		||||
  ENABLE = !DISABLE
 | 
			
		||||
} FunctionalState;
 | 
			
		||||
#define IS_FUNCTIONAL_STATE(STATE) (((STATE) == DISABLE) || ((STATE) == ENABLE))
 | 
			
		||||
 | 
			
		||||
typedef enum 
 | 
			
		||||
{
 | 
			
		||||
  ERROR = 0, 
 | 
			
		||||
  SUCCESS = !ERROR
 | 
			
		||||
} ErrorStatus;
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/** @addtogroup Exported_macro
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
#define SET_BIT(REG, BIT)     ((REG) |= (BIT))
 | 
			
		||||
 | 
			
		||||
#define CLEAR_BIT(REG, BIT)   ((REG) &= ~(BIT))
 | 
			
		||||
 | 
			
		||||
#define READ_BIT(REG, BIT)    ((REG) & (BIT))
 | 
			
		||||
 | 
			
		||||
#define CLEAR_REG(REG)        ((REG) = (0x0))
 | 
			
		||||
 | 
			
		||||
#define WRITE_REG(REG, VAL)   ((REG) = (VAL))
 | 
			
		||||
 | 
			
		||||
#define READ_REG(REG)         ((REG))
 | 
			
		||||
 | 
			
		||||
#define MODIFY_REG(REG, CLEARMASK, SETMASK)  WRITE_REG((REG), (((READ_REG(REG)) & (~(CLEARMASK))) | (SETMASK)))
 | 
			
		||||
 | 
			
		||||
#define POSITION_VAL(VAL)     (__CLZ(__RBIT(VAL))) 
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
#if defined (USE_HAL_DRIVER)
 | 
			
		||||
 #include "stm32f4xx_hal.h"
 | 
			
		||||
#endif /* USE_HAL_DRIVER */
 | 
			
		||||
 | 
			
		||||
#ifdef __cplusplus
 | 
			
		||||
}
 | 
			
		||||
#endif /* __cplusplus */
 | 
			
		||||
 | 
			
		||||
#endif /* __STM32F4xx_H */
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
  
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
 | 
			
		||||
							
								
								
									
										6
									
								
								main.c
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										6
									
								
								main.c
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,6 @@
 | 
			
		||||
#include <stm32/stm32f4xx.h>
 | 
			
		||||
 | 
			
		||||
void main(void)
 | 
			
		||||
{
 | 
			
		||||
	while (1);
 | 
			
		||||
}
 | 
			
		||||
							
								
								
									
										7306
									
								
								mathlib/include/arm_math.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										7306
									
								
								mathlib/include/arm_math.h
									
									
									
									
									
										Normal file
									
								
							
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
							
								
								
									
										
											BIN
										
									
								
								mathlib/libarm_cortexM4lf_math.a
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										
											BIN
										
									
								
								mathlib/libarm_cortexM4lf_math.a
									
									
									
									
									
										Normal file
									
								
							
										
											Binary file not shown.
										
									
								
							
							
								
								
									
										3
									
								
								obj/.gitignore
									
									
									
									
										vendored
									
									
										Normal file
									
								
							
							
						
						
									
										3
									
								
								obj/.gitignore
									
									
									
									
										vendored
									
									
										Normal file
									
								
							@@ -0,0 +1,3 @@
 | 
			
		||||
*.o
 | 
			
		||||
*.d
 | 
			
		||||
*.a
 | 
			
		||||
							
								
								
									
										552
									
								
								setup/system_stm32f4xx.c
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										552
									
								
								setup/system_stm32f4xx.c
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,552 @@
 | 
			
		||||
/**
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  * @file    system_stm32f4xx.c
 | 
			
		||||
  * @author  MCD Application Team
 | 
			
		||||
  * @version V1.0.1
 | 
			
		||||
  * @date    09-August-2014
 | 
			
		||||
  * @brief   CMSIS Cortex-M4 Device Peripheral Access Layer System Source File.
 | 
			
		||||
  *          This file contains the system clock configuration for STM32F4xx devices,
 | 
			
		||||
  *          and is generated by the clock configuration tool
 | 
			
		||||
  *          stm32f4xx_Clock_Configuration_V1.0.1.xls
 | 
			
		||||
  *             
 | 
			
		||||
  * 1.  This file provides two functions and one global variable to be called from 
 | 
			
		||||
  *     user application:
 | 
			
		||||
  *      - SystemInit(): Setups the system clock (System clock source, PLL Multiplier
 | 
			
		||||
  *                      and Divider factors, AHB/APBx prescalers and Flash settings),
 | 
			
		||||
  *                      depending on the configuration made in the clock xls tool. 
 | 
			
		||||
  *                      This function is called at startup just after reset and 
 | 
			
		||||
  *                      before branch to main program. This call is made inside
 | 
			
		||||
  *                      the "startup_stm32f4xx.s" file.
 | 
			
		||||
  *
 | 
			
		||||
  *      - SystemCoreClock variable: Contains the core clock (HCLK), it can be used
 | 
			
		||||
  *                                  by the user application to setup the SysTick 
 | 
			
		||||
  *                                  timer or configure other parameters.
 | 
			
		||||
  *                                     
 | 
			
		||||
  *      - SystemCoreClockUpdate(): Updates the variable SystemCoreClock and must
 | 
			
		||||
  *                                 be called whenever the core clock is changed
 | 
			
		||||
  *                                 during program execution.
 | 
			
		||||
  *
 | 
			
		||||
  * 2. After each device reset the HSI (16 MHz) is used as system clock source.
 | 
			
		||||
  *    Then SystemInit() function is called, in "startup_stm32f4xx.s" file, to
 | 
			
		||||
  *    configure the system clock before to branch to main program.
 | 
			
		||||
  *
 | 
			
		||||
  * 3. If the system clock source selected by user fails to startup, the SystemInit()
 | 
			
		||||
  *    function will do nothing and HSI still used as system clock source. User can 
 | 
			
		||||
  *    add some code to deal with this issue inside the SetSysClock() function.
 | 
			
		||||
  *
 | 
			
		||||
  * 4. The default value of HSE crystal is set to 25MHz, refer to "HSE_VALUE" define
 | 
			
		||||
  *    in "stm32f4xx.h" file. When HSE is used as system clock source, directly or
 | 
			
		||||
  *    through PLL, and you are using different crystal you have to adapt the HSE
 | 
			
		||||
  *    value to your own configuration.
 | 
			
		||||
  *
 | 
			
		||||
  * 5. This file configures the system clock as follows:
 | 
			
		||||
  *=============================================================================
 | 
			
		||||
  *=============================================================================
 | 
			
		||||
  *        Supported STM32F4xx device revision    | Rev A
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        System Clock source                    | PLL (HSE)
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        SYSCLK(Hz)                             | 168000000
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        HCLK(Hz)                               | 168000000
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        AHB Prescaler                          | 1
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        APB1 Prescaler                         | 4
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        APB2 Prescaler                         | 2
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        HSE Frequency(Hz)                      | 8000000
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        PLL_M                                  | 8
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        PLL_N                                  | 336
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        PLL_P                                  | 2
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        PLL_Q                                  | 7
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        PLLI2S_N                               | NA
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        PLLI2S_R                               | NA
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        I2S input clock                        | NA
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        VDD(V)                                 | 3.3
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        Main regulator output voltage          | Scale1 mode
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        Flash Latency(WS)                      | 5
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        Prefetch Buffer                        | OFF
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        Instruction cache                      | ON
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        Data cache                             | ON
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *        Require 48MHz for USB OTG FS,          | Disabled
 | 
			
		||||
  *        SDIO and RNG clock                     |
 | 
			
		||||
  *-----------------------------------------------------------------------------
 | 
			
		||||
  *=============================================================================
 | 
			
		||||
  ****************************************************************************** 
 | 
			
		||||
  * @attention
 | 
			
		||||
  *
 | 
			
		||||
  * THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
 | 
			
		||||
  * WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
 | 
			
		||||
  * TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
 | 
			
		||||
  * DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
 | 
			
		||||
  * FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
 | 
			
		||||
  * CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
 | 
			
		||||
  *
 | 
			
		||||
  * <h2><center>© COPYRIGHT 2011 STMicroelectronics</center></h2>
 | 
			
		||||
  ******************************************************************************
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup CMSIS
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup stm32f4xx_system
 | 
			
		||||
  * @{
 | 
			
		||||
  */  
 | 
			
		||||
  
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Private_Includes
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
#include <stm32/stm32f4xx.h>
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Private_TypesDefinitions
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Private_Defines
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/************************* Miscellaneous Configuration ************************/
 | 
			
		||||
/*!< Uncomment the following line if you need to use external SRAM mounted
 | 
			
		||||
     on STM324xG_EVAL board as data memory  */
 | 
			
		||||
/* #define DATA_IN_ExtSRAM */
 | 
			
		||||
 | 
			
		||||
/*!< Uncomment the following line if you need to relocate your vector Table in
 | 
			
		||||
     Internal SRAM. */
 | 
			
		||||
/* #define VECT_TAB_SRAM */
 | 
			
		||||
#define VECT_TAB_OFFSET  0x00 /*!< Vector Table base offset field. 
 | 
			
		||||
                                   This value must be a multiple of 0x200. */
 | 
			
		||||
/******************************************************************************/
 | 
			
		||||
 | 
			
		||||
/************************* PLL Parameters *************************************/
 | 
			
		||||
/* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLL_M) * PLL_N */
 | 
			
		||||
#define PLL_M      8
 | 
			
		||||
#define PLL_N      336
 | 
			
		||||
 | 
			
		||||
/* SYSCLK = PLL_VCO / PLL_P */
 | 
			
		||||
#define PLL_P      2
 | 
			
		||||
 | 
			
		||||
/* USB OTG FS, SDIO and RNG Clock =  PLL_VCO / PLLQ */
 | 
			
		||||
#define PLL_Q      7
 | 
			
		||||
 | 
			
		||||
/******************************************************************************/
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Private_Macros
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Private_Variables
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
  uint32_t SystemCoreClock = 168000000;
 | 
			
		||||
 | 
			
		||||
  __I uint8_t AHBPrescTable[16] = {0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9};
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Private_FunctionPrototypes
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
static void SetSysClock(void);
 | 
			
		||||
#ifdef DATA_IN_ExtSRAM
 | 
			
		||||
  static void SystemInit_ExtMemCtl(void); 
 | 
			
		||||
#endif /* DATA_IN_ExtSRAM */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/** @addtogroup STM32F4xx_System_Private_Functions
 | 
			
		||||
  * @{
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @brief  Setup the microcontroller system
 | 
			
		||||
  *         Initialize the Embedded Flash Interface, the PLL and update the 
 | 
			
		||||
  *         SystemFrequency variable.
 | 
			
		||||
  * @param  None
 | 
			
		||||
  * @retval None
 | 
			
		||||
  */
 | 
			
		||||
void SystemInit(void)
 | 
			
		||||
{
 | 
			
		||||
  /* FPU settings ------------------------------------------------------------*/
 | 
			
		||||
  #if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
 | 
			
		||||
    SCB->CPACR |= ((3UL << 10*2)|(3UL << 11*2));  /* set CP10 and CP11 Full Access */
 | 
			
		||||
  #endif
 | 
			
		||||
  /* Reset the RCC clock configuration to the default reset state ------------*/
 | 
			
		||||
  /* Set HSION bit */
 | 
			
		||||
  RCC->CR |= (uint32_t)0x00000001;
 | 
			
		||||
 | 
			
		||||
  /* Reset CFGR register */
 | 
			
		||||
  RCC->CFGR = 0x00000000;
 | 
			
		||||
 | 
			
		||||
  /* Reset HSEON, CSSON and PLLON bits */
 | 
			
		||||
  RCC->CR &= (uint32_t)0xFEF6FFFF;
 | 
			
		||||
 | 
			
		||||
  /* Reset PLLCFGR register */
 | 
			
		||||
  RCC->PLLCFGR = 0x24003010;
 | 
			
		||||
 | 
			
		||||
  /* Reset HSEBYP bit */
 | 
			
		||||
  RCC->CR &= (uint32_t)0xFFFBFFFF;
 | 
			
		||||
 | 
			
		||||
  /* Disable all interrupts */
 | 
			
		||||
  RCC->CIR = 0x00000000;
 | 
			
		||||
 | 
			
		||||
#ifdef DATA_IN_ExtSRAM
 | 
			
		||||
  SystemInit_ExtMemCtl(); 
 | 
			
		||||
#endif /* DATA_IN_ExtSRAM */
 | 
			
		||||
         
 | 
			
		||||
  /* Configure the System clock source, PLL Multiplier and Divider factors, 
 | 
			
		||||
     AHB/APBx prescalers and Flash settings ----------------------------------*/
 | 
			
		||||
  SetSysClock();
 | 
			
		||||
 | 
			
		||||
  /* Configure the Vector Table location add offset address ------------------*/
 | 
			
		||||
#ifdef VECT_TAB_SRAM
 | 
			
		||||
  SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM */
 | 
			
		||||
#else
 | 
			
		||||
  SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH */
 | 
			
		||||
#endif
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
   * @brief  Update SystemCoreClock variable according to Clock Register Values.
 | 
			
		||||
  *         The SystemCoreClock variable contains the core clock (HCLK), it can
 | 
			
		||||
  *         be used by the user application to setup the SysTick timer or configure
 | 
			
		||||
  *         other parameters.
 | 
			
		||||
  *           
 | 
			
		||||
  * @note   Each time the core clock (HCLK) changes, this function must be called
 | 
			
		||||
  *         to update SystemCoreClock variable value. Otherwise, any configuration
 | 
			
		||||
  *         based on this variable will be incorrect.         
 | 
			
		||||
  *     
 | 
			
		||||
  * @note   - The system frequency computed by this function is not the real 
 | 
			
		||||
  *           frequency in the chip. It is calculated based on the predefined 
 | 
			
		||||
  *           constant and the selected clock source:
 | 
			
		||||
  *             
 | 
			
		||||
  *           - If SYSCLK source is HSI, SystemCoreClock will contain the HSI_VALUE(*)
 | 
			
		||||
  *                                              
 | 
			
		||||
  *           - If SYSCLK source is HSE, SystemCoreClock will contain the HSE_VALUE(**)
 | 
			
		||||
  *                          
 | 
			
		||||
  *           - If SYSCLK source is PLL, SystemCoreClock will contain the HSE_VALUE(**) 
 | 
			
		||||
  *             or HSI_VALUE(*) multiplied/divided by the PLL factors.
 | 
			
		||||
  *         
 | 
			
		||||
  *         (*) HSI_VALUE is a constant defined in stm32f4xx.h file (default value
 | 
			
		||||
  *             16 MHz) but the real value may vary depending on the variations
 | 
			
		||||
  *             in voltage and temperature.   
 | 
			
		||||
  *    
 | 
			
		||||
  *         (**) HSE_VALUE is a constant defined in stm32f4xx.h file (default value
 | 
			
		||||
  *              25 MHz), user has to ensure that HSE_VALUE is same as the real
 | 
			
		||||
  *              frequency of the crystal used. Otherwise, this function may
 | 
			
		||||
  *              have wrong result.
 | 
			
		||||
  *                
 | 
			
		||||
  *         - The result of this function could be not correct when using fractional
 | 
			
		||||
  *           value for HSE crystal.
 | 
			
		||||
  *     
 | 
			
		||||
  * @param  None
 | 
			
		||||
  * @retval None
 | 
			
		||||
  */
 | 
			
		||||
void SystemCoreClockUpdate(void)
 | 
			
		||||
{
 | 
			
		||||
  uint32_t tmp = 0, pllvco = 0, pllp = 2, pllsource = 0, pllm = 2;
 | 
			
		||||
  
 | 
			
		||||
  /* Get SYSCLK source -------------------------------------------------------*/
 | 
			
		||||
  tmp = RCC->CFGR & RCC_CFGR_SWS;
 | 
			
		||||
 | 
			
		||||
  switch (tmp)
 | 
			
		||||
  {
 | 
			
		||||
    case 0x00:  /* HSI used as system clock source */
 | 
			
		||||
      SystemCoreClock = HSI_VALUE;
 | 
			
		||||
      break;
 | 
			
		||||
    case 0x04:  /* HSE used as system clock source */
 | 
			
		||||
      SystemCoreClock = HSE_VALUE;
 | 
			
		||||
      break;
 | 
			
		||||
    case 0x08:  /* PLL used as system clock source */
 | 
			
		||||
 | 
			
		||||
      /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLL_M) * PLL_N
 | 
			
		||||
         SYSCLK = PLL_VCO / PLL_P
 | 
			
		||||
         */    
 | 
			
		||||
      pllsource = (RCC->PLLCFGR & RCC_PLLCFGR_PLLSRC) >> 22;
 | 
			
		||||
      pllm = RCC->PLLCFGR & RCC_PLLCFGR_PLLM;
 | 
			
		||||
      
 | 
			
		||||
      if (pllsource != 0)
 | 
			
		||||
      {
 | 
			
		||||
        /* HSE used as PLL clock source */
 | 
			
		||||
        pllvco = (HSE_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6);
 | 
			
		||||
      }
 | 
			
		||||
      else
 | 
			
		||||
      {
 | 
			
		||||
        /* HSI used as PLL clock source */
 | 
			
		||||
        pllvco = (HSI_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6);      
 | 
			
		||||
      }
 | 
			
		||||
 | 
			
		||||
      pllp = (((RCC->PLLCFGR & RCC_PLLCFGR_PLLP) >>16) + 1 ) *2;
 | 
			
		||||
      SystemCoreClock = pllvco/pllp;
 | 
			
		||||
      break;
 | 
			
		||||
    default:
 | 
			
		||||
      SystemCoreClock = HSI_VALUE;
 | 
			
		||||
      break;
 | 
			
		||||
  }
 | 
			
		||||
  /* Compute HCLK frequency --------------------------------------------------*/
 | 
			
		||||
  /* Get HCLK prescaler */
 | 
			
		||||
  tmp = AHBPrescTable[((RCC->CFGR & RCC_CFGR_HPRE) >> 4)];
 | 
			
		||||
  /* HCLK frequency */
 | 
			
		||||
  SystemCoreClock >>= tmp;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @brief  Configures the System clock source, PLL Multiplier and Divider factors, 
 | 
			
		||||
  *         AHB/APBx prescalers and Flash settings
 | 
			
		||||
  * @Note   This function should be called only once the RCC clock configuration  
 | 
			
		||||
  *         is reset to the default reset state (done in SystemInit() function).   
 | 
			
		||||
  * @param  None
 | 
			
		||||
  * @retval None
 | 
			
		||||
  */
 | 
			
		||||
static void SetSysClock(void)
 | 
			
		||||
{
 | 
			
		||||
/******************************************************************************/
 | 
			
		||||
/*            PLL (clocked by HSE) used as System clock source                */
 | 
			
		||||
/******************************************************************************/
 | 
			
		||||
  __IO uint32_t StartUpCounter = 0, HSEStatus = 0;
 | 
			
		||||
  
 | 
			
		||||
  /* Enable HSE */
 | 
			
		||||
  RCC->CR |= ((uint32_t)RCC_CR_HSEON);
 | 
			
		||||
 
 | 
			
		||||
  /* Wait till HSE is ready and if Time out is reached exit */
 | 
			
		||||
  do
 | 
			
		||||
  {
 | 
			
		||||
    HSEStatus = RCC->CR & RCC_CR_HSERDY;
 | 
			
		||||
    StartUpCounter++;
 | 
			
		||||
  } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT));
 | 
			
		||||
 | 
			
		||||
  if ((RCC->CR & RCC_CR_HSERDY) != RESET)
 | 
			
		||||
  {
 | 
			
		||||
    HSEStatus = (uint32_t)0x01;
 | 
			
		||||
  }
 | 
			
		||||
  else
 | 
			
		||||
  {
 | 
			
		||||
    HSEStatus = (uint32_t)0x00;
 | 
			
		||||
  }
 | 
			
		||||
 | 
			
		||||
  if (HSEStatus == (uint32_t)0x01)
 | 
			
		||||
  {
 | 
			
		||||
    /* Select regulator voltage output Scale 1 mode, System frequency up to 168 MHz */
 | 
			
		||||
    RCC->APB1ENR |= RCC_APB1ENR_PWREN;
 | 
			
		||||
    PWR->CR |= PWR_CR_VOS;
 | 
			
		||||
 | 
			
		||||
    /* HCLK = SYSCLK / 1*/
 | 
			
		||||
    RCC->CFGR |= RCC_CFGR_HPRE_DIV1;
 | 
			
		||||
      
 | 
			
		||||
    /* PCLK2 = HCLK / 2*/
 | 
			
		||||
    RCC->CFGR |= RCC_CFGR_PPRE2_DIV2;
 | 
			
		||||
    
 | 
			
		||||
    /* PCLK1 = HCLK / 4*/
 | 
			
		||||
    RCC->CFGR |= RCC_CFGR_PPRE1_DIV4;
 | 
			
		||||
 | 
			
		||||
    /* Configure the main PLL */
 | 
			
		||||
    RCC->PLLCFGR = PLL_M | (PLL_N << 6) | (((PLL_P >> 1) -1) << 16) |
 | 
			
		||||
                   (RCC_PLLCFGR_PLLSRC_HSE) | (PLL_Q << 24);
 | 
			
		||||
 | 
			
		||||
    /* Enable the main PLL */
 | 
			
		||||
    RCC->CR |= RCC_CR_PLLON;
 | 
			
		||||
 | 
			
		||||
    /* Wait till the main PLL is ready */
 | 
			
		||||
    while((RCC->CR & RCC_CR_PLLRDY) == 0)
 | 
			
		||||
    {
 | 
			
		||||
    }
 | 
			
		||||
   
 | 
			
		||||
    /* Configure Flash prefetch, Instruction cache, Data cache and wait state */
 | 
			
		||||
    FLASH->ACR = FLASH_ACR_ICEN |FLASH_ACR_DCEN |FLASH_ACR_LATENCY_5WS;
 | 
			
		||||
 | 
			
		||||
    /* Select the main PLL as system clock source */
 | 
			
		||||
    RCC->CFGR &= (uint32_t)((uint32_t)~(RCC_CFGR_SW));
 | 
			
		||||
    RCC->CFGR |= RCC_CFGR_SW_PLL;
 | 
			
		||||
 | 
			
		||||
    /* Wait till the main PLL is used as system clock source */
 | 
			
		||||
    while ((RCC->CFGR & (uint32_t)RCC_CFGR_SWS ) != RCC_CFGR_SWS_PLL)
 | 
			
		||||
    {
 | 
			
		||||
    }
 | 
			
		||||
  }
 | 
			
		||||
  else
 | 
			
		||||
  { /* If HSE fails to start-up, the application will have wrong clock
 | 
			
		||||
         configuration. User can add here some code to deal with this error */
 | 
			
		||||
  }
 | 
			
		||||
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @brief  Setup the external memory controller. Called in startup_stm32f4xx.s 
 | 
			
		||||
  *          before jump to __main
 | 
			
		||||
  * @param  None
 | 
			
		||||
  * @retval None
 | 
			
		||||
  */ 
 | 
			
		||||
#ifdef DATA_IN_ExtSRAM
 | 
			
		||||
/**
 | 
			
		||||
  * @brief  Setup the external memory controller.
 | 
			
		||||
  *         Called in startup_stm32f4xx.s before jump to main.
 | 
			
		||||
  *         This function configures the external SRAM mounted on STM324xG_EVAL board
 | 
			
		||||
  *         This SRAM will be used as program data memory (including heap and stack).
 | 
			
		||||
  * @param  None
 | 
			
		||||
  * @retval None
 | 
			
		||||
  */
 | 
			
		||||
void SystemInit_ExtMemCtl(void)
 | 
			
		||||
{
 | 
			
		||||
/*-- GPIOs Configuration -----------------------------------------------------*/
 | 
			
		||||
/*
 | 
			
		||||
 +-------------------+--------------------+------------------+------------------+
 | 
			
		||||
 +                       SRAM pins assignment                                   +
 | 
			
		||||
 +-------------------+--------------------+------------------+------------------+
 | 
			
		||||
 | PD0  <-> FSMC_D2  | PE0  <-> FSMC_NBL0 | PF0  <-> FSMC_A0 | PG0 <-> FSMC_A10 | 
 | 
			
		||||
 | PD1  <-> FSMC_D3  | PE1  <-> FSMC_NBL1 | PF1  <-> FSMC_A1 | PG1 <-> FSMC_A11 | 
 | 
			
		||||
 | PD4  <-> FSMC_NOE | PE3  <-> FSMC_A19  | PF2  <-> FSMC_A2 | PG2 <-> FSMC_A12 | 
 | 
			
		||||
 | PD5  <-> FSMC_NWE | PE4  <-> FSMC_A20  | PF3  <-> FSMC_A3 | PG3 <-> FSMC_A13 | 
 | 
			
		||||
 | PD8  <-> FSMC_D13 | PE7  <-> FSMC_D4   | PF4  <-> FSMC_A4 | PG4 <-> FSMC_A14 | 
 | 
			
		||||
 | PD9  <-> FSMC_D14 | PE8  <-> FSMC_D5   | PF5  <-> FSMC_A5 | PG5 <-> FSMC_A15 | 
 | 
			
		||||
 | PD10 <-> FSMC_D15 | PE9  <-> FSMC_D6   | PF12 <-> FSMC_A6 | PG9 <-> FSMC_NE2 | 
 | 
			
		||||
 | PD11 <-> FSMC_A16 | PE10 <-> FSMC_D7   | PF13 <-> FSMC_A7 |------------------+
 | 
			
		||||
 | PD12 <-> FSMC_A17 | PE11 <-> FSMC_D8   | PF14 <-> FSMC_A8 | 
 | 
			
		||||
 | PD13 <-> FSMC_A18 | PE12 <-> FSMC_D9   | PF15 <-> FSMC_A9 | 
 | 
			
		||||
 | PD14 <-> FSMC_D0  | PE13 <-> FSMC_D10  |------------------+
 | 
			
		||||
 | PD15 <-> FSMC_D1  | PE14 <-> FSMC_D11  |
 | 
			
		||||
 |                   | PE15 <-> FSMC_D12  |
 | 
			
		||||
 +-------------------+--------------------+
 | 
			
		||||
*/
 | 
			
		||||
   /* Enable GPIOD, GPIOE, GPIOF and GPIOG interface clock */
 | 
			
		||||
  RCC->AHB1ENR   = 0x00000078;
 | 
			
		||||
  
 | 
			
		||||
  /* Connect PDx pins to FSMC Alternate function */
 | 
			
		||||
  GPIOD->AFR[0]  = 0x00cc00cc;
 | 
			
		||||
  GPIOD->AFR[1]  = 0xcc0ccccc;
 | 
			
		||||
  /* Configure PDx pins in Alternate function mode */  
 | 
			
		||||
  GPIOD->MODER   = 0xaaaa0a0a;
 | 
			
		||||
  /* Configure PDx pins speed to 100 MHz */  
 | 
			
		||||
  GPIOD->OSPEEDR = 0xffff0f0f;
 | 
			
		||||
  /* Configure PDx pins Output type to push-pull */  
 | 
			
		||||
  GPIOD->OTYPER  = 0x00000000;
 | 
			
		||||
  /* No pull-up, pull-down for PDx pins */ 
 | 
			
		||||
  GPIOD->PUPDR   = 0x00000000;
 | 
			
		||||
 | 
			
		||||
  /* Connect PEx pins to FSMC Alternate function */
 | 
			
		||||
  GPIOE->AFR[0]  = 0xc00cc0cc;
 | 
			
		||||
  GPIOE->AFR[1]  = 0xcccccccc;
 | 
			
		||||
  /* Configure PEx pins in Alternate function mode */ 
 | 
			
		||||
  GPIOE->MODER   = 0xaaaa828a;
 | 
			
		||||
  /* Configure PEx pins speed to 100 MHz */ 
 | 
			
		||||
  GPIOE->OSPEEDR = 0xffffc3cf;
 | 
			
		||||
  /* Configure PEx pins Output type to push-pull */  
 | 
			
		||||
  GPIOE->OTYPER  = 0x00000000;
 | 
			
		||||
  /* No pull-up, pull-down for PEx pins */ 
 | 
			
		||||
  GPIOE->PUPDR   = 0x00000000;
 | 
			
		||||
 | 
			
		||||
  /* Connect PFx pins to FSMC Alternate function */
 | 
			
		||||
  GPIOF->AFR[0]  = 0x00cccccc;
 | 
			
		||||
  GPIOF->AFR[1]  = 0xcccc0000;
 | 
			
		||||
  /* Configure PFx pins in Alternate function mode */   
 | 
			
		||||
  GPIOF->MODER   = 0xaa000aaa;
 | 
			
		||||
  /* Configure PFx pins speed to 100 MHz */ 
 | 
			
		||||
  GPIOF->OSPEEDR = 0xff000fff;
 | 
			
		||||
  /* Configure PFx pins Output type to push-pull */  
 | 
			
		||||
  GPIOF->OTYPER  = 0x00000000;
 | 
			
		||||
  /* No pull-up, pull-down for PFx pins */ 
 | 
			
		||||
  GPIOF->PUPDR   = 0x00000000;
 | 
			
		||||
 | 
			
		||||
  /* Connect PGx pins to FSMC Alternate function */
 | 
			
		||||
  GPIOG->AFR[0]  = 0x00cccccc;
 | 
			
		||||
  GPIOG->AFR[1]  = 0x000000c0;
 | 
			
		||||
  /* Configure PGx pins in Alternate function mode */ 
 | 
			
		||||
  GPIOG->MODER   = 0x00080aaa;
 | 
			
		||||
  /* Configure PGx pins speed to 100 MHz */ 
 | 
			
		||||
  GPIOG->OSPEEDR = 0x000c0fff;
 | 
			
		||||
  /* Configure PGx pins Output type to push-pull */  
 | 
			
		||||
  GPIOG->OTYPER  = 0x00000000;
 | 
			
		||||
  /* No pull-up, pull-down for PGx pins */ 
 | 
			
		||||
  GPIOG->PUPDR   = 0x00000000;
 | 
			
		||||
  
 | 
			
		||||
/*-- FSMC Configuration ------------------------------------------------------*/
 | 
			
		||||
  /* Enable the FSMC interface clock */
 | 
			
		||||
  RCC->AHB3ENR         = 0x00000001;
 | 
			
		||||
 | 
			
		||||
  /* Configure and enable Bank1_SRAM2 */
 | 
			
		||||
  FSMC_Bank1->BTCR[2]  = 0x00001015;
 | 
			
		||||
  FSMC_Bank1->BTCR[3]  = 0x00010603;
 | 
			
		||||
  FSMC_Bank1E->BWTR[2] = 0x0fffffff;
 | 
			
		||||
 /*
 | 
			
		||||
  Bank1_SRAM2 is configured as follow:
 | 
			
		||||
 | 
			
		||||
  p.FSMC_AddressSetupTime = 3;
 | 
			
		||||
  p.FSMC_AddressHoldTime = 0;
 | 
			
		||||
  p.FSMC_DataSetupTime = 6;
 | 
			
		||||
  p.FSMC_BusTurnAroundDuration = 1;
 | 
			
		||||
  p.FSMC_CLKDivision = 0;
 | 
			
		||||
  p.FSMC_DataLatency = 0;
 | 
			
		||||
  p.FSMC_AccessMode = FSMC_AccessMode_A;
 | 
			
		||||
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_Bank = FSMC_Bank1_NORSRAM2;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_DataAddressMux = FSMC_DataAddressMux_Disable;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_MemoryType = FSMC_MemoryType_PSRAM;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_MemoryDataWidth = FSMC_MemoryDataWidth_16b;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_BurstAccessMode = FSMC_BurstAccessMode_Disable;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_AsynchronousWait = FSMC_AsynchronousWait_Disable;  
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_WaitSignalPolarity = FSMC_WaitSignalPolarity_Low;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_WrapMode = FSMC_WrapMode_Disable;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_WaitSignalActive = FSMC_WaitSignalActive_BeforeWaitState;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_WriteOperation = FSMC_WriteOperation_Enable;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_WaitSignal = FSMC_WaitSignal_Disable;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_ExtendedMode = FSMC_ExtendedMode_Disable;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_WriteBurst = FSMC_WriteBurst_Disable;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_ReadWriteTimingStruct = &p;
 | 
			
		||||
  FSMC_NORSRAMInitStructure.FSMC_WriteTimingStruct = &p;
 | 
			
		||||
*/  
 | 
			
		||||
}
 | 
			
		||||
#endif /* DATA_IN_ExtSRAM */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */
 | 
			
		||||
  
 | 
			
		||||
/**
 | 
			
		||||
  * @}
 | 
			
		||||
  */    
 | 
			
		||||
/******************* (C) COPYRIGHT 2011 STMicroelectronics *****END OF FILE****/
 | 
			
		||||
 | 
			
		||||
							
								
								
									
										203
									
								
								startup/startup_stm32f0xx.c
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										203
									
								
								startup/startup_stm32f0xx.c
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,203 @@
 | 
			
		||||
/*
 | 
			
		||||
* STM32F030 Linkerscript
 | 
			
		||||
* Copyright (C) 2019 Stefan Strobel <stefan.strobel@shimatta.net>
 | 
			
		||||
*
 | 
			
		||||
* This file is part of 'STM32F0 code template'.
 | 
			
		||||
*
 | 
			
		||||
* It is free software: you can redistribute it and/or modify
 | 
			
		||||
* it under the terms of the GNU General Public License as published by
 | 
			
		||||
* the Free Software Foundation, version 2 of the License.
 | 
			
		||||
*
 | 
			
		||||
* This code is distributed in the hope that it will be useful,
 | 
			
		||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
			
		||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | 
			
		||||
* GNU General Public License for more details.
 | 
			
		||||
*
 | 
			
		||||
* You should have received a copy of the GNU General Public License
 | 
			
		||||
* along with this template.  If not, see <http://www.gnu.org/licenses/>.
 | 
			
		||||
* ------------------------------------------------------------------------
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
/* C++ library init */
 | 
			
		||||
# if defined(__cplusplus)
 | 
			
		||||
extern "C" {
 | 
			
		||||
	extern void __libc_init_array(void);
 | 
			
		||||
}
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
/* Defines for weak default handlers */
 | 
			
		||||
#define WEAK __attribute__((weak))
 | 
			
		||||
#define ALIAS(func) __attribute__ ((weak, alias (#func)))
 | 
			
		||||
 | 
			
		||||
/* Define for section mapping */
 | 
			
		||||
#define SECTION(sec) __attribute__((section(sec)))
 | 
			
		||||
 | 
			
		||||
/* Handler prototypes */
 | 
			
		||||
#if defined(_cplusplus)
 | 
			
		||||
extern "C" {
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* Interrupt Defualt handler */
 | 
			
		||||
WEAK void __int_default_handler(void);
 | 
			
		||||
 | 
			
		||||
/* Core Interrupts */
 | 
			
		||||
void Reset_Handler(void);
 | 
			
		||||
void NMI_Handler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void HardFault_Handler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void SVCall_Handler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void PendSV_Handler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void SysTick_Handler(void) ALIAS(__int_default_handler);
 | 
			
		||||
 | 
			
		||||
/* Peripheral Interrupts (by default mapped onto Default Handler) */
 | 
			
		||||
void WWDG_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void PVD_VDDIO2_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void RTC_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void FLASH_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void RCC_CRS_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void EXTI0_1_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void EXTI2_3_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void EXTI4_15_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TSC_IRWHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void DMA_CH1_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void DMA_CH2_3_DMA2_CH1_2_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void DMA_CH4_5_6_7_DMA2_CH3_4_5_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void ADC_COMP_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM1_BRK_UP_TRG_COM_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM1_CC_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM2_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM3_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM6_DAC_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM7_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM14_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM15_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM16_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void TIM17_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void I2C1_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void I2C2_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void SPI1_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void SPI2_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void USART1_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void USART2_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void USART3_4_5_6_7_8_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void CEC_CAN_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
void USB_IRQHandler(void) ALIAS(__int_default_handler);
 | 
			
		||||
    
 | 
			
		||||
 | 
			
		||||
extern int main(void);
 | 
			
		||||
extern void __system_init(void);
 | 
			
		||||
 | 
			
		||||
extern void __ld_top_of_stack(void);
 | 
			
		||||
#if defined(_cplusplus)
 | 
			
		||||
extern "C" }
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
void (* const vector_table[])(void) SECTION(".vectors") = {
 | 
			
		||||
	&__ld_top_of_stack,
 | 
			
		||||
	/* Core Interrupts */
 | 
			
		||||
	Reset_Handler,
 | 
			
		||||
	NMI_Handler,
 | 
			
		||||
	HardFault_Handler,
 | 
			
		||||
	0,
 | 
			
		||||
	0,
 | 
			
		||||
	0,
 | 
			
		||||
	0,
 | 
			
		||||
	0,
 | 
			
		||||
	0,
 | 
			
		||||
	0,
 | 
			
		||||
	SVCall_Handler,
 | 
			
		||||
	0,
 | 
			
		||||
	0,
 | 
			
		||||
	PendSV_Handler,
 | 
			
		||||
	SysTick_Handler,
 | 
			
		||||
	/* Peripheral Interrupts */
 | 
			
		||||
	WWDG_IRQHandler,
 | 
			
		||||
	PVD_VDDIO2_IRQHandler,
 | 
			
		||||
	RTC_IRQHandler,
 | 
			
		||||
	FLASH_IRQHandler,
 | 
			
		||||
	RCC_CRS_IRQHandler,
 | 
			
		||||
	EXTI0_1_IRQHandler,
 | 
			
		||||
	EXTI2_3_IRQHandler,
 | 
			
		||||
	EXTI4_15_IRQHandler,
 | 
			
		||||
	TSC_IRWHandler,
 | 
			
		||||
	DMA_CH1_IRQHandler,
 | 
			
		||||
	DMA_CH2_3_DMA2_CH1_2_IRQHandler,
 | 
			
		||||
	DMA_CH4_5_6_7_DMA2_CH3_4_5_IRQHandler,
 | 
			
		||||
	ADC_COMP_IRQHandler,
 | 
			
		||||
	TIM1_BRK_UP_TRG_COM_IRQHandler,
 | 
			
		||||
	TIM1_CC_IRQHandler,
 | 
			
		||||
	TIM2_IRQHandler,
 | 
			
		||||
	TIM3_IRQHandler,
 | 
			
		||||
	TIM6_DAC_IRQHandler,
 | 
			
		||||
	TIM7_IRQHandler,
 | 
			
		||||
	TIM14_IRQHandler,
 | 
			
		||||
	TIM15_IRQHandler,
 | 
			
		||||
	TIM16_IRQHandler,
 | 
			
		||||
	TIM17_IRQHandler,
 | 
			
		||||
	I2C1_IRQHandler,
 | 
			
		||||
	I2C2_IRQHandler,
 | 
			
		||||
	SPI1_IRQHandler,
 | 
			
		||||
	SPI2_IRQHandler,
 | 
			
		||||
	USART1_IRQHandler,
 | 
			
		||||
	USART2_IRQHandler,
 | 
			
		||||
	USART3_4_5_6_7_8_IRQHandler,
 | 
			
		||||
	CEC_CAN_IRQHandler,
 | 
			
		||||
	USB_IRQHandler,
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
static void __init_section(unsigned int *src_start, unsigned int *dest_start, unsigned int *dest_end) {
 | 
			
		||||
	unsigned int *get, *put;
 | 
			
		||||
	
 | 
			
		||||
	put = dest_start;
 | 
			
		||||
	get = src_start;
 | 
			
		||||
	
 | 
			
		||||
	while ((unsigned int)put < (unsigned int)dest_end) {
 | 
			
		||||
		*(put++) = *(get++);	
 | 
			
		||||
	}
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static void __fill_zero(unsigned int *start, unsigned int *end) {
 | 
			
		||||
	while ((unsigned int) start < (unsigned int)end) {
 | 
			
		||||
		*(start++) = 0x00000000;	
 | 
			
		||||
	}
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
extern unsigned int __ld_load_data;
 | 
			
		||||
extern unsigned int __ld_sitcm;
 | 
			
		||||
extern unsigned int __ld_eitcm;
 | 
			
		||||
extern unsigned int __ld_sdtcm;
 | 
			
		||||
extern unsigned int __ld_edtcm;
 | 
			
		||||
extern unsigned int __ld_sdata;
 | 
			
		||||
extern unsigned int __ld_edata;
 | 
			
		||||
extern unsigned int __ld_sbss;
 | 
			
		||||
extern unsigned int __ld_ebss;
 | 
			
		||||
extern unsigned int __ld_sheap;
 | 
			
		||||
extern unsigned int __ld_eheap;
 | 
			
		||||
 | 
			
		||||
void Reset_Handler(void) {
 | 
			
		||||
	/* Stack is already initilized by hardware */
 | 
			
		||||
 | 
			
		||||
	/* Copy .data section */
 | 
			
		||||
	__init_section(&__ld_load_data, &__ld_sdata, &__ld_edata);
 | 
			
		||||
	/* Fill bss with zero */
 | 
			
		||||
	__fill_zero(&__ld_sbss, &__ld_ebss);
 | 
			
		||||
	/* Fill Heap with zero */
 | 
			
		||||
	__fill_zero(&__ld_sheap, &__ld_eheap);
 | 
			
		||||
	/* Set clocks, waitstates, ART operation etc. */
 | 
			
		||||
	__system_init();
 | 
			
		||||
	
 | 
			
		||||
	/* C++ init function */
 | 
			
		||||
#if defined(__cplusplus)
 | 
			
		||||
	__libc_init_array();
 | 
			
		||||
#endif
 | 
			
		||||
	/* Call main */
 | 
			
		||||
	main();	
 | 
			
		||||
	
 | 
			
		||||
	/* Catch return from main() */
 | 
			
		||||
	while(1);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
WEAK void __int_default_handler(void)
 | 
			
		||||
{
 | 
			
		||||
	while(1);
 | 
			
		||||
}
 | 
			
		||||
							
								
								
									
										157
									
								
								stm32f407ve.ld
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										157
									
								
								stm32f407ve.ld
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,157 @@
 | 
			
		||||
/*
 | 
			
		||||
* STM32F407VE Linkerscript for FLASH normal flash code execution
 | 
			
		||||
* Copyright (C) 2017 Mario Hüttel <mario.huettel@gmx.net>
 | 
			
		||||
*
 | 
			
		||||
* This file is part of 'STM32F407 code template'.
 | 
			
		||||
*
 | 
			
		||||
* It is free software: you can redistribute it and/or modify
 | 
			
		||||
* it under the terms of the GNU General Public License as published by
 | 
			
		||||
* the Free Software Foundation, version 2 of the License.
 | 
			
		||||
*
 | 
			
		||||
* This code is distributed in the hope that it will be useful,
 | 
			
		||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
			
		||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | 
			
		||||
* GNU General Public License for more details.
 | 
			
		||||
*
 | 
			
		||||
* You should have received a copy of the GNU General Public License
 | 
			
		||||
* along with this template.  If not, see <http://www.gnu.org/licenses/>.
 | 
			
		||||
* --------------------------------------------------------------------
 | 
			
		||||
* FLASH: 512K
 | 
			
		||||
* RAM: 128K
 | 
			
		||||
* CCM RAM: 64L
 | 
			
		||||
* FPU: fpv4-sp-d16
 | 
			
		||||
* 
 | 
			
		||||
 | 
			
		||||
/* USER PARAMETERS */
 | 
			
		||||
__ld_stack_size = 0x1000;
 | 
			
		||||
__ld_heap_size  = 0x0500;
 | 
			
		||||
 | 
			
		||||
/* END OF USER PARAMETERS */
 | 
			
		||||
ENTRY(Reset_Handler)
 | 
			
		||||
__ld_top_of_stack = 0x20001000; /* One byte above the end of the SRAM. Stack is pre-decrewmenting, so this is okay */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* Available memory areas */
 | 
			
		||||
MEMORY
 | 
			
		||||
{
 | 
			
		||||
	FLASH (xr)	: ORIGIN = 0x08000000, LENGTH = 512K
 | 
			
		||||
	RAM (xrw)	: ORIGIN = 0x20000000, LENGTH = 128K	
 | 
			
		||||
	CCM (xrw)	: ORIGIN = 0x10000000, LENGTH = 64K
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
SECTIONS
 | 
			
		||||
{
 | 
			
		||||
	.vectors :
 | 
			
		||||
	{
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		KEEP(*(.vectors))
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
	} >FLASH
 | 
			
		||||
	
 | 
			
		||||
	.text :
 | 
			
		||||
	{
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		*(.text)           /* .text sections (code) */
 | 
			
		||||
    		*(.text*)          /* .text* sections (code) */
 | 
			
		||||
    		*(.rodata)         /* .rodata sections (constants, strings, etc.) */
 | 
			
		||||
    		*(.rodata*)        /* .rodata* sections (constants, strings, etc.) */
 | 
			
		||||
    		*(.glue_7)         /* glue arm to thumb code */
 | 
			
		||||
    		*(.glue_7t)        /* glue thumb to arm code */
 | 
			
		||||
		*(.eh_frame)
 | 
			
		||||
		KEEP(*(.init))	   /* Constructors */
 | 
			
		||||
		KEEP(*(.fini))     /* Destructors  */
 | 
			
		||||
	} >FLASH
 | 
			
		||||
	
 | 
			
		||||
	.ARM.extab : 
 | 
			
		||||
	{ 
 | 
			
		||||
		*(.ARM.extab* .gnu.linkonce.armextab.*) 
 | 
			
		||||
	} >FLASH
 | 
			
		||||
	
 | 
			
		||||
	.ARM :
 | 
			
		||||
	{
 | 
			
		||||
    		__exidx_start = .;
 | 
			
		||||
      		*(.ARM.exidx*)
 | 
			
		||||
      		__exidx_end = .;
 | 
			
		||||
   	} >FLASH
 | 
			
		||||
	
 | 
			
		||||
	/* Constructor/Destructor tables */
 | 
			
		||||
 	.preinit_array     :
 | 
			
		||||
	{
 | 
			
		||||
    		PROVIDE_HIDDEN (__preinit_array_start = .);
 | 
			
		||||
    		KEEP (*(.preinit_array*))
 | 
			
		||||
    		PROVIDE_HIDDEN (__preinit_array_end = .);
 | 
			
		||||
  	} >FLASH
 | 
			
		||||
  	
 | 
			
		||||
	.init_array :
 | 
			
		||||
  	{
 | 
			
		||||
    		PROVIDE_HIDDEN (__init_array_start = .);
 | 
			
		||||
    		KEEP (*(SORT(.init_array.*)))
 | 
			
		||||
    		KEEP (*(.init_array*))
 | 
			
		||||
    		PROVIDE_HIDDEN (__init_array_end = .);
 | 
			
		||||
  	} >FLASH
 | 
			
		||||
  
 | 
			
		||||
	.fini_array :
 | 
			
		||||
	{
 | 
			
		||||
    		PROVIDE_HIDDEN (__fini_array_start = .);
 | 
			
		||||
    		KEEP (*(.fini_array*))
 | 
			
		||||
    		KEEP (*(SORT(.fini_array.*)))
 | 
			
		||||
    		PROVIDE_HIDDEN (__fini_array_end = .);
 | 
			
		||||
  	} >FLASH
 | 
			
		||||
 | 
			
		||||
	/* Initialized CCM data */
 | 
			
		||||
	__ld_load_ccm_data = LOADADDR(.ccm.data)
 | 
			
		||||
	.ccm.data : 
 | 
			
		||||
	{
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_sdata_ccm = .;	
 | 
			
		||||
		*(.ccm.data)
 | 
			
		||||
		*(.ccm.data*)
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_edata_ccm = .;
 | 
			
		||||
	} >CCM AT> FLASH
 | 
			
		||||
	
 | 
			
		||||
	.ccm.bss (NOLOAD) : 
 | 
			
		||||
	{
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_sbss_ccm = .;	
 | 
			
		||||
		*(.ccm.bss)
 | 
			
		||||
		*(.ccm.bss*)
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_ebss_ccm = .;
 | 
			
		||||
	} >CCM
 | 
			
		||||
 | 
			
		||||
	/* Initialized Data */
 | 
			
		||||
	__ld_load_data = LOADADDR(.data);
 | 
			
		||||
	.data : 
 | 
			
		||||
	{
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_sdata = .;
 | 
			
		||||
		*(.data)
 | 
			
		||||
		*(.data*)
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_edata = .;
 | 
			
		||||
	} >RAM AT> FLASH
 | 
			
		||||
	
 | 
			
		||||
	/* Uninitialized static data */
 | 
			
		||||
	.bss (NOLOAD) :
 | 
			
		||||
	{
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_sbss = .;
 | 
			
		||||
		*(.bss)
 | 
			
		||||
		*(.bss*)
 | 
			
		||||
		*(COMMON)
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_ebss = .;
 | 
			
		||||
	} >RAM
 | 
			
		||||
 | 
			
		||||
	.heap_stack (NOLOAD) :
 | 
			
		||||
	{
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
		__ld_sheap = .;
 | 
			
		||||
		. = . + __ld_heap_size;
 | 
			
		||||
		__ld_eheap = .;
 | 
			
		||||
		. = . + __ld_stack_size;
 | 
			
		||||
		. = ALIGN(4);
 | 
			
		||||
	} >RAM
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
		Reference in New Issue
	
	Block a user